Programming the MIPS32® 74K™ Core Family

Document Number: MD00541
Revision 02.14
March 30, 2011
Unpublished rights (if any) reserved under the copyright laws of the United States of America and other countries.

This document contains information that is proprietary to MIPS Tech, LLC, a Wave Computing company ("MIPS") and MIPS’ affiliates as applicable. Any copying, reproducing, modifying or use of this information (in whole or in part) that is not expressly permitted in writing by MIPS or MIPS’ affiliates as applicable or an authorized third party is strictly prohibited. At a minimum, this information is protected under unfair competition and copyright laws. Violations thereof may result in criminal penalties and fines. Any document provided in source format (i.e., in a modifiable form such as in FrameMaker or Microsoft Word format) is subject to use and distribution restrictions that are independent of and supplemental to any and all confidentiality restrictions. UNDER NO CIRCUMSTANCES MAY A DOCUMENT PROVIDED IN SOURCE FORMAT BE DISTRIBUTED TO A THIRD PARTY IN SOURCE FORMAT WITHOUT THE EXPRESS WRITTEN PERMISSION OF MIPS (AND MIPS’ AFFILIATES AS APPLICABLE) reserve the right to change the information contained in this document to improve function, design or otherwise.

MIPS and MIPS’ affiliates do not assume any liability arising out of the application or use of this information, or of any error or omission in such information. Any warranties, whether express, statutory, implied or otherwise, including but not limited to the implied warranties of merchantability or fitness for a particular purpose, are excluded. Except as expressly provided in any written license agreement from MIPS or an authorized third party, the furnishing of this document does not give recipient any license to any intellectual property rights, including any patent rights, that cover the information in this document.

The information contained in this document shall not be exported, reexported, transferred, or released, directly or indirectly, in violation of the law of any country or international law, regulation, treaty, Executive Order, statute, amendments or supplements thereto. Should a conflict arise regarding the export, reexport, transfer, or release of the information contained in this document, the laws of the United States of America shall be the governing law.

The information contained in this document constitutes one or more of the following: commercial computer software, commercial computer software documentation or other commercial items. If the user of this information, or any related documentation of any kind, including related technical data or manuals, is an agency, department, or other entity of the United States government ("Government"), the use, duplication, reproduction, release, modification, disclosure, or transfer of this information, or any related documentation of any kind, is restricted in accordance with Federal Acquisition Regulation 12.212 for civilian agencies and Defense Federal Acquisition Regulation Supplement 227.7202 for military agencies. The use of this information by the Government is further restricted in accordance with the terms of the license agreement(s) and/or applicable contract terms and conditions covering this information from MIPS Technologies or an authorized third party.

MIPS, MIPS I, MIPS II, MIPS III, MIPS IV, MIPS V, MiPSr3, MiPS32, MiPS64, microMiPS32, microMiPS64, MiPS-3D, MiPS16, MiPS16e, MiPS-Based, MiPSim, MiPSpro, MiPS-VERIFIED, Aptiv logo, microAptiv logo, interAptiv logo, microMiPS logo, MiPS Technologies logo, MiPS-VERIFIED logo, proAptiv logo, 4K, 4Kc, 4Km, 4Kp, 4KE, 4KEc, 4KEm, 4KEp, 4KS, 4KSc, 4Ksd, M4K, M14K, 5K, 5Kc, 5Kf, 24K, 24Kc, 24Kf, 24KE, 24KEc, 24KEf, 34K, 34Kc, 34Kf, 74K, 74Kc, 74Kf, 1004K, 1004Kc, 1004Kf, 1074K, 1074Kc, 1074Kf, R3000, R4000, R5000, Aptiv, ASMACRO, Atlas, "At the core of the user experience.", BusBridge, Bus Navigator, CLAM, CoreExtend, CoreFPGA, CoreLV, EC, FPGA View, FS2, FS2 FIRST SILICON SOLUTIONS logo, FS2 NAVIGATOR, HyperDebug, HyperJTAG, IASim, iFlowtrace, interAptiv, JALGO, Logic Navigator, Malta, MDMX, MED, MGB, microAptiv, microMiPS, Navigator, OCI, PDtrace, the Pipeline, proAptiv, Pro Series, SEAD-3, SmartMiPS, SOC-it, and YAMON are trademarks or registered trademarks of MIPS and MIPS’ affiliates as applicable in the United States and other countries.

All other trademarks referred to herein are the property of their respective owners.
Table of Contents

Chapter 1: Introduction ..............................................................................................................................................
1.1: Chapters of this manual .......................................................................................................................... 11
1.2: Conventions.................................................................................................................................................. 12
1.3: 74K™ core features.................................................................................................................................. 13
1.4: A brief guide to the 74K™ core implementation......................................................................................... 14
  1.4.1: Notes on pipeline overview diagram (Figure 1.1): ........................................................................ 14
  1.4.2: Branches and branch delays............................................................................................................... 17
  1.4.3: Loads and load-to-use delays ............................................................................................................. 18
  1.4.4: Queues, Resource limits and Consequences ..................................................................................... 19
1.4.4: Queues, Resource limits and Consequences..................................................................................... 19
1.2: Conventions............................................................................................................................................... 12
1.1: Chapters of this manual .......................................................................................................................... 11
1.4: A brief guide to the 74K™ core implementation......................................................................................... 14

Chapter 2: Initialization and identity .................................................................................................................. 21
2.1: Probing your CPU - Config CP0 registers ............................................................................................... 21
  2.1.1: The Config register .......................................................................................................................... 22
  2.1.2: The Config1-2 registers .................................................................................................................... 23
  2.1.3: The Config3 register ........................................................................................................................ 24
  2.1.4: The Config6 register ........................................................................................................................ 25
  2.1.5: CPU-specific configuration — Config7? ......................................................................................... 26
  2.1.6: PRId register — identifying your CPU type ...................................................................................... 26
2.1: Probing your CPU - Config CP0 registers ............................................................................................... 21
  2.1.1: The Config register .......................................................................................................................... 22
  2.1.2: The Config1-2 registers .................................................................................................................... 23
  2.1.3: The Config3 register ........................................................................................................................ 24
  2.1.4: The Config6 register ........................................................................................................................ 25
  2.1.5: CPU-specific configuration — Config7? ......................................................................................... 26
  2.1.6: PRId register — identifying your CPU type ...................................................................................... 26

Chapter 3: Memory map, caching, reads, writes and translation ....................................................................... 29
3.1: The memory map ......................................................................................................................................... 29
3.2: Fixed mapping option ............................................................................................................................... 30
3.3: Reads, writes and synchronization .......................................................................................................... 30
  3.3.1: Read/write ordering and cache/memory data queues in the 74K™ core ........................................... 30
  3.3.2: The “sync” instruction in 74K™ family cores .................................................................................. 31
  3.3.3: Write gathering and “write buffer flushing” in 74K™ family cores ............................................... 32
3.4: Caches ...................................................................................................................................................... 32
  3.4.1: The L2 cache option ........................................................................................................................ 32
  3.4.2: Cacheability options ......................................................................................................................... 33
  3.4.3: Uncached accelerated writes .......................................................................................................... 34
  3.4.4: The cache instruction and software cache management................................................................. 34
  3.4.5: Cache instructions and CP0 cache tag/data registers .................................................................. 35
  3.4.6: L1 Cache instruction timing .............................................................................................................. 37
  3.4.7: L2 cache instruction timing.............................................................................................................. 37
  3.4.8: Cache management when writing instructions - the “synci” instruction .................................... 37
  3.4.9: Cache aliases ................................................................................................................................... 38
  3.4.10: Cache locking ................................................................................................................................ 39
  3.4.11: Cache initialization and tag/data registers .................................................................................... 39
  3.4.12: L23TagLo Register ......................................................................................................................... 40
  3.4.13: L23DataLo Register ....................................................................................................................... 40
  3.4.14: L23DataHi Register ....................................................................................................................... 40
  3.4.15: TagLo registers in special modes .................................................................................................... 41
  3.4.16: Parity error exception handling and the CacheErr register ......................................................... 41
  3.4.17: ErrCtl register .............................................................................................................................. 42
3.5: Bus error exception ................................................................................................................................. 42
3.6: Scratchpad memory/SPRAM .................................................................................................................... 44
3.7: Common Device Memory Map ................................................................................................................ 46
Chapter 4: Programming the 74K™ core in user mode ................................................................. 55
4.1: User-mode accessible “Hardware registers” ................................................................. 55
4.2: Prefetching data ........................................................................................................... 56
4.3: Using “synci” when writing instructions ................................................................. 56
4.4: The multiplier ............................................................................................................... 57
4.5: Tuning software for the 74K™ family pipeline .......................................................... 58
  4.5.1: Cache delays and mitigating their effect ............................................................... 58
  4.5.2: Branch delay slot ................................................................................................. 59
4.6: Tuning floating-point ................................................................................................. 59
4.7: Branch misprediction delays ..................................................................................... 60
4.8: Load delayed by (unrelated) recent store ................................................................. 60
4.9: Minimum load-miss penalty ....................................................................................... 60
4.10: Data dependency delays .......................................................................................... 61
  4.10.1: More complicated dependencies ....................................................................... 64
4.11: Advice on tuning instruction sequences (particularly DSP) ...................................... 65
4.12: Multiply/divide unit and timings ............................................................................... 65

Chapter 5: Kernel-mode (OS) programming and Release 2 of the MIPS32® Architecture .... 67
5.1: Hazard barrier instructions ....................................................................................... 67
5.2: MIPS32® Architecture Release 2 - enhanced interrupt system(s) ............................. 68
  5.2.1: Traditional MIPS® interrupt signalling and priority .............................................. 69
  5.2.2: VI mode - multiple entry points, interrupt signalling and priority ....................... 70
  5.2.3: External Interrupt Controller (EIC) mode .......................................................... 70
5.3: Exception Entry Points ............................................................................................ 71
  5.3.1: Summary of exception entry points ..................................................................... 72
5.4: Shadow registers ..................................................................................................... 73
5.5: Saving Power ............................................................................................................ 75
5.6: The HWREna register - Control user rdhwr access .................................................. 75

Chapter 6: Floating point unit ............................................................................................. 77
6.1: Data representation .................................................................................................... 77
6.2: Basic instruction set .................................................................................................. 78
6.3: Floating point loads and stores ................................................................................ 79
6.4: Setting up the FPU and the FPU control registers ................................................... 79
  6.4.1: IEEE options ....................................................................................................... 79
  6.4.2: FPU “unimplemented” exceptions (and how to avoid them) ............................... 79
  6.4.3: FPU control register maps .................................................................................. 80
6.5: FPU pipeline and instruction timing ......................................................................... 82
  6.5.1: FPU register dependency delays ......................................................................... 84
  6.5.2: Delays caused by long-latency instructions looping in the M1 stage ................. 84
  6.5.3: Delays on FP load and store instructions ............................................................ 84
  6.5.4: Delays when main pipeline waits for FPU to decide not to take an exception .... 84
  6.5.5: Delays when main pipeline waits for FPU to accept an instruction .................... 85
  6.5.6: Delays on mfc1/mtc1 instructions ....................................................................... 85
Chapter 7: The MIPS32® DSP ASE

7.1: Features provided by the MIPS® DSP ASE ................................................................. 87
7.2: The DSP ASE control register ................................................................................. 88
7.2.1: DSP accumulators ................................................................................................. 89
7.3: Software detection of the DSP ASE .......................................................................... 89
7.4: DSP instructions ....................................................................................................... 90
7.4.1: Hints in instruction names .................................................................................... 90
7.4.2: Arithmetic - 64-bit ............................................................................................... 91
7.4.3: Arithmetic - saturating and/or SIMD Types ......................................................... 91
7.4.4: Bit-shifts - saturating and/or SIMD types .......................................................... 91
7.4.5: Comparison and “conditional-move” operations on SIMD types ....................... 91
7.4.6: Conversions to and from SIMD types ............................................................... 92
7.4.7: Multiplication - SIMD types with result in GP register ..................................... 92
7.4.8: Multiply Q15s from paired-half and accumulate .................................................. 93
7.4.9: Load with register + register address ................................................................. 93
7.4.10: DSPControl register access ............................................................................... 93
7.4.11: Accumulator access instructions ........................................................................ 94
7.4.12: Dot products and building blocks for complex multiplication ......................... 94
7.4.13: Other DSP ASE instructions ............................................................................. 95
7.5: Macros and typedefs for DSP instructions ............................................................. 95
7.6: Almost Alphabetically-ordered table of DSP ASE instructions ............................... 96
7.7: DSP ASE instruction timing ..................................................................................... 100

Chapter 8: 74K™ core features for debug and profiling

8.1: EJTAG on-chip debug unit .................................................................................... 102
8.1.1: Debug communications through JTAG ............................................................. 103
8.1.2: Debug mode ....................................................................................................... 103
8.1.3: Exceptions in debug mode ................................................................................. 104
8.1.4: Single-stepping ................................................................................................. 104
8.1.5: The “dseg” memory decode region ................................................................... 104
8.1.6: EJTAG CP0 registers, particularly Debug .......................................................... 106
8.1.7: The DCR (debug control) memory-mapped register ........................................ 108
8.1.8: The DebugVectorAddr memory-mapped register ............................................ 110
8.1.9: JTAG-accessible registers ............................................................................... 110
8.1.10: Fast Debug Channel ........................................................................................ 112
8.1.11: EJTAG breakpoint registers ......................................................................... 115
8.1.12: Understanding breakpoint conditions ............................................................ 117
8.1.13: Imprecise debug breaks ................................................................................ 118
8.1.14: PC Sampling with EJTAG ............................................................................. 118
8.1.15: JTAG-accessible and memory-mapped PDtrace TCB Registers ....................... 119
8.2: PDtrace™ instruction trace facility ...................................................................... 121
8.2.1: 74K core-specific fields in PDtrace™ JTAG-accessible registers ...................... 121
8.2.2: CP0 registers for the PDtrace™ logic .............................................................. 123
8.2.3: JTAG triggers and local control through TraceIBPC/TraceDBPC ....................... 125
8.2.4: UserTraceData1 reg and UserTraceData2 reg ................................................ 126
8.2.5: Summary of when trace happens ................................................................... 126
8.3: CP0 Watchpoints .................................................................................................. 128
8.3.1: The WatchLo0-3 registers .............................................................................. 128
8.3.2: The WatchHi0-3 registers .............................................................................. 128
8.4: Performance counters ......................................................................................... 129
List of Figures

Figure 1.1: Overview of the 74K™ Pipeline ........................................................................................................ 14
Figure 2.1: Fields in the Config Register ........................................................................................................ 22
Figure 2.2: Fields in the Config1 Register ......................................................................................................... 23
Figure 2.3: Fields in the Config2 Register ......................................................................................................... 23
Figure 2.4: Config3 Register Format .................................................................................................................... 24
Figure 2.5: Config6 Register Format .................................................................................................................... 25
Figure 2.6: Fields in the PRId Register .............................................................................................................. 26
Figure 3.1: Fields in the encoding of a cache instruction .................................................................................... 34
Figure 3.2: Fields in the TagLo Registers .......................................................................................................... 39
Figure 3.3: L23TagLo Register Format ................................................................................................................ 40
Figure 3.4: L23DataLo Register Format ............................................................................................................. 40
Figure 3.5: L23DataHi Register Format ............................................................................................................. 41
Figure 3.6: Fields in the CacheErr Register ...................................................................................................... 41
Figure 3.7: Fields in the ErrCtl Register ........................................................................................................... 43
Figure 3.8: SPRAM (scratchpad RAM) configuration information in TagLo ..................................................... 45
Figure 3.9: Fields in the CDMMBase Register ................................................................................................... 46
Figure 3.10: Fields in the Access Control and Status (ACSR) Register ............................................................ 47
Figure 3.11: Fields in a 74K™ core TLB entry .................................................................................................... 48
Figure 3.12: Fields in the EntryHi and PageMask registers ................................................................................ 49
Figure 3.13: Fields in the EntryLo0-1 registers ................................................................................................. 50
Figure 3.14: Fields in the Context register when Config3CTXTC=0 and Config3SM=0 .................................... 51
Figure 3.15: Fields in the Context register when Config3CTXTC=1 or Config3SM=1 ...................................... 52
Figure 3.16: Fields in the ContextConfig register ............................................................................................ 53
Figure 5.1: Fields in the IntCtl Register ............................................................................................................ 69
Figure 5.2: Fields in the EBase Register ........................................................................................................... 72
Figure 5.3: Fields in the SRSCtl Register .......................................................................................................... 73
Figure 5.4: Fields in the SRSMap Register ........................................................................................................ 74
Figure 5.5: Fields in the HWREna Register ....................................................................................................... 75
Figure 6.1: How floating point numbers are stored in a register ...................................................................... 78
Figure 6.2: Fields in the FIR register ................................................................................................................ 80
Figure 6.3: Floating point control/status register and alternate views ................................................................ 81
Figure 6.4: Overview of the FPU pipeline ........................................................................................................ 83
Figure 7.1: Fields in the DSPControl Register .................................................................................................. 88
Figure 8.1: Fields in the EJTAG CP0 Debug register ......................................................................................... 107
Figure 8.2: Exception cause bits in the debug register ...................................................................................... 108
Figure 8.3: Debug register - exception-pending flags ....................................................................................... 108
Figure 8.4: Fields in the memory-mapped DCR (debug control) register ......................................................... 109
Figure 8.5: Fields in the memory-mapped DCR (debug control) register ......................................................... 110
Figure 8.6: Ifields in the JTAG-accessible Implementation register ................................................................. 110
Figure 8.7: Fields in the JTAG-accessible EJTAG_CONTROL register .......................................................... 111
Figure 8.8: Fast Debug Channel ....................................................................................................................... 113
Figure 8.9: Fields in the FDC Access Control and Status (FDACSR) Register ................................................. 113
Figure 8.10: Fields in the FDC Config (FDCFG) Register .................................................................................. 113
Figure 8.11: Fields in the FDC Status (FDSTAT) Register ................................................................................ 114
Figure 8.12: Fields in the FDC Receive (FDRX) Register .................................................................................. 115
Figure 8.13: Fields in the FDC Transmit (FDTXn) Registers ............................................................................. 115
Figure 8.14: Fields in the IBS/DBS (EJTAG breakpoint status) registers ............................................................ 116
Figure 8.15: Fields in the hardware breakpoint control registers (IBCn, DBCn) .......................................................... 117
Figure 8.16: Fields in the TCBCONTROLE register .................................................................................................. 122
Figure 8.17: Fields in the TCBCONFIG register ....................................................................................................... 123
Figure 8.18: Fields in the TraceControl Register .................................................................................................... 123
Figure 8.19: Fields in the TraceControl2 Register .................................................................................................... 123
Figure 8.20: Fields in the TraceControl3 register .................................................................................................... 123
Figure 8.21: Fields in the TraceIBPC/TraceDBPC registers ...................................................................................... 125
Figure 8.22: Fields in the WatchLo0-3 Register ......................................................................................................... 128
Figure 8.23: Fields in the WatchHi0-3 Register ......................................................................................................... 128
Figure 8.24: Fields in the PerfCtl0-3 Register .......................................................................................................... 129
Figure B.1: Fields in the Status Register ................................................................................................................ 141
Figure B.2: Fields in the Cause Register ................................................................................................................ 143
Figure B.3: Fields in the TagLo-WST Register ........................................................................................................ 148
Figure B.4: Fields in the TagLo-DAT Register .......................................................................................................... 149
Figure B.5: Fields in the DTagHi Register ................................................................................................................ 149
Figure B.6: Fields in the ITagHi Register ................................................................................................................ 149
List of Tables

Table 2.1: Roles of Config registers ................................................................. 21
Table 2.2: 74K™ core releases and PRId[Revision] fields ................................. 26
Table 3.1: Basic MIPS32® architecture memory map ...................................... 29
Table 3.2: Fixed memory mapping ................................................................. 30
Table 3.3: Cache Code Values ....................................................................... 34
Table 3.4: Operations on a cache line available with the cache instruction ....... 36
Table 3.5: L23DataLo Register Field Description .......................................... 40
Table 3.6: L23DataHi Register Field Description .......................................... 41
Table 3.7: Recommended ContextConfig Values ......................................... 53
Table 4.1: Hints for "pref" instructions .......................................................... 57
Table 4.2: Register → eager consumer delays ............................................... 62
Table 4.3: Producer → register delays ......................................................... 63
Table 5.1: All Exception entry points ............................................................ 73
Table 6.1: FPU (co-processor 1) control registers .......................................... 80
Table 6.2: Long-latency FP instructions ...................................................... 84
Table 7.1: Mask bits for instructions accessing the DSPControl register ......... 93
Table 7.2: DSP instructions in alphabetical order ......................................... 96
Table 8.1: JTAG instructions for the EJTAG unit ......................................... 103
Table 8.2: EJTAG debug memory region map ("dseg") ................................ 105
Table 8.3: Fields in the JTAG-accessible EJTAG_CONTROL register .......... 111
Table 8.4: FDC Register Mapping ............................................................... 113
Table 8.5: Mapping TCB Registers in drseg ................................................ 119
Table 8.6: Fields in the TCBCONTROLA register ....................................... 122
Table 8.7: Fields in the TCBCONTROLB register ....................................... 122
Table 8.8: Performance Counter Event Codes in the PerfCtl0-3[Event] field. 131
Table B.1: Register index by name ............................................................... 137
Table B.2: CP0 registers by number ............................................................ 138
Table B.3: CP0 Registers Grouped by Function .......................................... 140
Table B.4: Encoding privilege level in Status[UM,SM] .................................. 142
Table B.5: Values found in Cause[ExcCode] .............................................. 144
Table B.6: Fields in the Config7 Register .................................................... 146
Table C.1: Conventional names of registers with usage mnemonics ............... 151
Table C.2: Release 2 of the MIPS32® Architecture - new instructions .......... 152
Chapter 1

Introduction

The MIPS32® 74K™ core is the first member of a family of synthesizable CPU cores launched in 2007, and offers the highest performance yet from a synthesizable core. It does this by issuing two instructions simultaneously (where possible) and by using a long pipeline to enable relatively high frequency operation. Conventional high-throughput designs of this type are slowed by dependencies between consecutive instructions, so 74K family cores use out-of-order execution to work around short-term dependencies and keep the pipeline full.

74K Cores offer better performance in the same process compared to MIPS Technologies’ mid-range 24K® family, at the cost of a larger and more complex core.

Intended Audience

This document is for programmers who are already familiar with the MIPS® architecture and who can read MIPS assembler language (if that’s not you yet, you’d probably benefit from reading a generic MIPS book - see Appendix A, “References” on page 135).

More precisely, you should definitely be reading this manual if you have an OS, compiler, or low-level application which already runs on some earlier MIPS CPU, and you want to adapt it to the 74K core. So this document concentrates on where a MIPS 74K family core behaves differently from its predecessors. That’s either:

- Behavior which is not completely specified by Release 2 of the MIPS32® architecture: these either concern privileged operation, or are timing-related.

- Behavior which was standardized only in the recent Release 2 of the MIPS32 specification (and not in previous versions). All Release 2 features are formally documented in [MIPS32]1, and [MIPS32V1] describes the main changes added by Release 2.

But the summary is too brief to program from, and the details are widely spread; so you’ll find a reminder of the changes here. Changes to user-privilege instructions are found in Appendix C, “MIPS® Architecture quick-reference sheet(s)” on page 151, and changes to kernel-privilege (OS) instructions and facilities are detailed in Chapter 5, “Kernel-mode (OS) programming and Release 2 of the MIPS32® Architecture” on page 67.

- Details of timing, relevant to engineers optimizing code (and that very small audience of compiler writers), found in Section 4.5 “Tuning software for the 74K family pipeline”.

This manual is distinct from the [SUM] reference manual: that is a CPU reference organized from a hardware viewpoint. If you need to write processor subsystem diagnostics, this manual will not be enough! If you want a very careful corner-cases-included delineation of exactly what an instruction does, you’ll need [MIPS32]... and so on.

For readability, some MIPS32 material is repeated here, particularly where a reference would involve a large excursion for the reader for a small saving for the author. Appendices mention every user-level-programming difference any active MIPS software engineer is likely to notice when programming the 74K core.

---

1. References (in square brackets) are listed in Appendix A, “References” on page 135.
All 74K cores are able to run programs encoded with the MIPS16e™ instruction set extension - which makes the binary significantly smaller, with some trade-off in performance. MIPS16e code is rarely seen - it’s almost exclusively produced by compilers, and in a debugger view is pretty much a subset of the regular MIPS32 instruction set - so you’ll find no further mention of it in this manual; please refer to [MIPS16e].

The document is arranged functionally: very approximately, the features are described in the order they’d come into play in a system as it bootstraps itself and prepares for business. But a lot of the CPU-specific data is presented in co-processor zero (“CP0”) registers, so you’ll find a cross-referenced list of 74K core CP0 registers in Appendix B, “CP0 register summary and reference” on page 137.

1.1 Chapters of this manual

- Chapter 2, “Initialization and identity” on page 21: what happens from power-up? boot ROM material, but a good place to cover how you recognize hardware options and configure software-controlled ones.

- Chapter 3, “Memory map, caching, reads, writes and translation” on page 29: everything about memory accesses.

- Chapter 4, “Programming the 74K™ core in user mode” on page 55: features relevant to user-level programming; instruction timing and tuning, hardware registers, prefetching.


- Chapter 6, “Floating point unit” on page 77: the 74K core’s floating point unit, available on models called 74KF™.

- Chapter 7, “The MIPS32® DSP ASE” on page 87: A brief summary of the MIPS DSP ASE (revision 2), available on members of the 74K core family.

- Chapter 8, “74K™ core features for debug and profiling” on page 102: the debug unit, performance counters and watchpoints.

- Appendix A, “References” on page 135: more reading to broaden your knowledge.

- Appendix B, “CP0 register summary and reference” on page 137: all the registers, and references back into the main text.

- Appendix C, “MIPS® Architecture quick-reference sheet(s)” on page 151: a few reference sheets, and some notes on what was new in MIPS32 and its second release.

1.2 Conventions

Instruction mnemonics are in bold monospace; register names in small monospace. Register fields are shown after the register name in square brackets, so the interrupt enable bit in the status register appears as Status[IE].

CP0 register numbers are denoted by n.s, where “n” is the register number (between 0-31) and “s” is the “select” field (0-7). If the select field is omitted, it’s zero. A select field of “x” denotes all eight potential select numbers.

In this book most registers are described in context, spread through various sections, so there are cross-referenced tables to help you find specific registers. To find a register by name, look in Table B.1, then look up the CP0 number.
Register diagrams in this book are found in the list of figures. Register fields may show a background color, coded to distinguish different types of fields:

<table>
<thead>
<tr>
<th>Color</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>green</td>
<td>read-write</td>
</tr>
<tr>
<td>yellow</td>
<td>read-only</td>
</tr>
<tr>
<td>red</td>
<td>reserved, always zero</td>
</tr>
<tr>
<td>orange</td>
<td>unused</td>
</tr>
<tr>
<td>blue</td>
<td>software-only</td>
</tr>
<tr>
<td>purple</td>
<td>write has unusual effect.</td>
</tr>
</tbody>
</table>

Numeric values below the field diagram show the post-reset value for a field which is reset to a known value.

### 1.3 74K™ core features

All 74K family cores conform to Release 2 of the MIPS32 architecture. You may have the following options:

- **I- and D-Caches**: 4-way set associative; I-cache may be 0 Kbytes, 16Kbytes, 32Kbytes or 64Kbytes in size. D-cache may be 0 Kbytes, 16Kbytes, 32Kbytes or 64Kbytes in size. 32Kbyte caches are likely to be the most popular; 64Kbyte caches will involve some cost in frequency in most processes. The D-cache may even be entirely omitted, when the system is fitted with high-speed memory on the cache interface (scratchpad RAM or SPRAM: see Section 3.6 “Scratchpad memory/SPRAM”).

- The caches are virtually indexed but physically tagged (the D-cache also keeps a virtual tag which is used to save a little time, but the final hit/miss decision is always checked with the physical tag). Optionally (but usually) the 32K and 64K² D-cache configurations can be made free of cache aliases — see Section 3.4.9, "Cache aliases”, which explains some software-visible effects. The option is selected when the “cache wrapper” was defined for the 74K core in your design and shows up as the Config7[AR] bit. L2 (secondary) cache: you can configure your 74K core with MIPS Technologies’ L2 cache between 128Kbyte and 1Mbyte in size. Full details are in “MIPS® PDtrace™ Interface and Trace Control Block Specification”, MIPS Technologies document MD00439. Current revision is 4.30: you need revision 4 or greater to get multithreading trace information. [L2CACHE], but programming information is in Section 3.4 “Caches” of this manual.

- **Fast multiplier**: 1-per-clock repeat rate for 32×32 multiply and multiply/accumulate.

- **DSP ASE**: this instruction set extension adds a lot of new computational instructions with a fixed-point math unit crafted to speed up popular signal-processing algorithms, which form a large part of the computational load for voice and imaging applications. Some of these functions do two math operations at once on two 16-bit values held in one 32-bit register. 74K family cores support Revision 2 of the DSP ASE.

There’s a guide to the DSP ASE in Chapter 7, “The MIPS32® DSP ASE” on page 87 and the full manual is [MIPSDSP].

- **Floating point unit (FPU)**: if fitted, this is a 64-bit unit (with 64-bit load/store operations), which most often runs at half or two-thirds the clock rate of the integer unit (you can build the system to run the FPU at the same clock rate as the integer core, but it will then limit the speed of the whole CPU).

- **The “CorExtend®” instruction set extension**: is available on all 74K CPUs. [CorExtend] defines a hardware interface which makes it relatively straightforward to add logic to implement new computational (register-to-register) instructions in your CPU, using predefined instruction encodings. It’s matched by a set of software tools

2. Note that a 4-way set associative cache of 16Kbyte or less (assuming a 4Kbyte minimum page size) can’t suffer from aliases.
which allow users to create assembly language mnemonics and C macros for the new instructions. But there’s very little about the CorExtend ASE in this manual.

## 1.4 A brief guide to the 74K™ core implementation

The 74K family is based around a long (14-19 stage) pipeline with dual issue, and executes instructions out-of-order to maintain progress around short-term dependencies. The longer pipeline allows for a higher frequency than can be reached by 24K® family cores (in a comparable process), and the more sophisticated instruction scheduling means that the 74K core also gets more work done per cycle.

Long-pipeline CPUs can trip up on dependencies (they need a result from a previous instruction), on branches (they don’t know where to fetch the next instructions until the branch instruction is substantially complete), and on loads (even on cache hits, the data cannot be available for some number of instructions). Earlier MIPS Technologies cores had no real trouble with dependencies (dependent instructions, in almost all cases, can run in consecutive cycles). That’s not so in the longer-pipeline 74K core, and its key trick to get around dependencies is out-of-order execution. But the techniques used to deal with branches and loads still include branch prediction, non-blocking loads and late writes — all familiar from MIPS Technologies’ 24K and 34K® core families.

### Figure 1.1 Overview of The 74K™ Pipeline

#### 1.4.1 Notes on pipeline overview diagram (Figure 1.1):

Although this diagram is considerably simpler (and further abstracted from reality) than those in [SUM], there is still a lot to digest. Rectangles and circles with a thick outline are major functional units — the rectangles are the active
units and each has a phrase (in *italics*) summarizing what it does. The three-letter acronyms match those found in the detailed descriptions, and the pipeline stage names used in the detailed descriptions are across the top. To simplify the picture the integer multiply unit and the (optional) floating point unit have been omitted — once you figure out what’s going on, they shouldn’t be too hard to put back. So:

- The 74K core’s instruction fetch unit (“IFU”) is semi-autonomous. It’s 128 bits wide, and handles four instructions at a bite.

  The IFU works a bit like a dog being taken for a walk. It rushes on ahead as long as the lead will stretch (the IFU, processing instructions four at a time, can rapidly get ahead). Even though you’re in charge, your dog likes to go first - and so it is with the IFU. Like a dog, the IFU guesses where you want to go, strongly influenced by the way you usually go. If you make an unexpected turn there is a brief hiatus while the dog comes back and gets up front again.

  The IFU has a queue to keep instructions in when it’s running ahead of the rest of the CPU. This kind of design is called a “decoupled” IFU.

- **Issue:** the IDU (“instruction decode/dispatch unit”) keeps its own queue of instructions and tries to find two of them which can be issued in parallel. The instruction set is strictly divided into AGEN instructions (loads, stores, prefetch, cacheops; conditional moves, branches and jumps) and ALU (everything else). If all else is good, the IDU can issue one instruction of each type in every cycle. Instructions are marked with their place in the program sequence, but are not necessarily issued in order. An instruction may leapfrog ahead of program order in the IDU’s queue, if all the data it needs is ready (or at least will be ready by the time it’s needed).

  Instructions which execute ahead of time can’t write data to real registers — that would disrupt the operation of their program predecessors, which might execute later. It may turn out that such an instruction shouldn’t have run at all if there was a mispredicted branch, or an earlier-in-program-order instruction took an exception. Instead, each instruction is assigned a completion buffer (CB) entry to receive its result. The CB entry also keeps information about the instruction and where it came from. An instruction which is dependent on this one for a source register value but runs soon afterward can get its data from the CB. CB-resident values can be found through the rename map; that map is indexed by register number and points to the CB reserved by the instruction which will write or has written a register value.

- **out-of-order execution:** the effect of the above is that instructions are issued in “dataflow” order, as determined by their dependencies on register values produced by other instructions. Up to 32 instructions can be somewhere between available for issue and completed in the 74K core — those instructions are often said to be in flight. The 32 possible instructions correspond to 32 CB entries — 14 for AGEN instructions, 18 for ALU instructions.

  Inside the “execution” box the AGEN and ALU instructions proceed strictly through two internally-pipelined units of the same names. The two pipelines are in lockstep, and are kept that way. This sounds rigid, but is helpful. When the IDU issues an instruction, it does not have to know that an instruction’s data is ready “right now”: it’s enough that the instruction producing that data is far enough along either execution pipeline. When no other progress can be made its probably best to think of the IDU issuing a “no-op” or “bubble” into either or both pipelines.

  Most of the time the execution pipelines just keep running — the IDU tries to detect any reason why an instruction cannot run through either the AGEN or ALU pipe. When dependent instructions run close together, the data doesn’t have time to go into a register or CB entry and be read out again. Instead it can flow down a dedicated bypass connection between two particular pipeline stages — a routine trick used in pipelined logic. In the 74K core there are bypasses interconnecting the AGEN and ALU pipelines, as well as within each pipeline. But whereas pipeline multiplexing in a conventional design is controlled by comparing register numbers, in 74K cores we compare completion buffer entry IDs.
There are a few simple instructions where the ALU produces its results in one clock (they’re listed in Table 4.3), but most ALU instructions require two clocks: so, in the 74K core, dependent ALU instructions cannot usually be run back-to-back. This would have a catastrophic effect on the performance of an in-order CPU, because many instructions are dependent on their immediate predecessor. But an out-of-order CPU will run just fine, because there are also a reasonable number of cases where an instruction is not dependent on its immediate predecessor, so the pipeline can find something to run. The CPU will slow down if fed with a sequence of relatively long-latency instructions each of which is dependent on its predecessor, of course. For example, in the AGEN pipeline it takes four cycles to turn a load address into load data (assuming a cache hit). So chasing a chain of pointers through memory will take at least four cycles per pointer.

• **Optimistic issue**: any instruction which is issued may yet not run to completion (there might be an exception on an earlier-in-program instruction, for example). But some instructions are issued even though they are directly dependent on something we’re not sure about — they’re issued optimistically. The most common example is that instructions dependent on load data are issued as if we were confident the load will hit in the L1 cache.

Sometimes it turns out we were wrong. Notably, sometimes the load we’re dependent on suffers a cache miss. In this case the hardware does the simplest thing: rather than attempt to single out the now unviable instruction, we take a redirect on the load-value-consuming instruction we issued optimistically — that is, we discard all work on that instruction and its successors, and ask the front end of the pipeline to start again from scratch, re-fetching the instruction from the I-cache.

• **In-order completion**: at the end of the execution unit we take the oldest in-flight instruction (with luck, the second-oldest too) and, if it’s results are ready, we graduate one or two instructions (“GRU” stands for “graduation unit”). Before we do that, we make a last minute check for exceptions: if one of the proposed graduates has encountered a condition which should cause an exception it will be carrying that information with it, we discard that instruction and do a redirect to the start of the appropriate exception handler. On successful graduation the instruction’s results are copied from its CB entry back to a real CPU register, and it’s finished.

Because instruction effects aren’t “publicly” visible until graduation, our out-of-order CPU appears to the programmer to be running sequentially just like any other MIPS32-compliant CPU.

**More details about out-of-order execution**

That’s the basic flow. But the dual-issue, out-of-order design has some subtle points which can affect how programs run:

• **Mispredicted branches and redirects**: because of the long pipeline, the 74K core relies very heavily on good branch prediction. When the IFU guesses wrong about a conditional branch, or can’t compute the target for a jump-register instruction, that’s detected somewhere down the AGEN pipeline (usually the “EC” stage). By then we’ll have done a minimum of 12 cycles of work on the wrong path.

Whenever a branch is resolved the prediction result is sent back to the IFU to maintain its history table. For most branches, the prediction result is sent back at the same time as we resolve the branch, which means that a few branches which don’t graduate can affect the branch history. That’s OK, it was only a heuristic.

• **Exceptions**: can’t be resolved until we’re committed to running an instruction and have completed all its predecessors. So they’re resolved only at graduation. That posts an exception handler address down to the front of a pipe, clearing out all prefetched and speculatively-executed instructions in the process. There will be at least 19

---

3. Curiously, the alternative word to “graduation” (for an instruction being committed in an out-of-order design) is “retirement”: a rather different stage of one’s career. I guess that from a software point of view we’re glad that the instruction is now grown up and real, while the hardware is now ready to wave goodbye to it.
cycles between the point where the exception is processed in the graduation unit and the time when the first instruction of the exception handler graduates.

- **Loads and Stores**: the L1 cache lookup happens inside the out-of-order execution pipeline. But only loads which hit in the L1 cache are complete when they graduate. Other loads and stores graduate and then start actions in the memory pipeline. It’s probably fairly obvious how a store can be “stored” — so long as the hardware keeps a note of the address and data of the store, the cache/memory update can be done later. On the 74K core, even a write into the L1 cache is deferred until after graduation. While the write is pending, the cache hardware has to keep a note in case some later instruction wants to load the same value before we’ve completed the write; but that’s familiar technology.

It’s less obvious that we can allow load instructions which L1-miss to graduate. But on the 74K core, loads are non-blocking — a load executes, and results in data being loaded into a GP register at some time in the future. Any later instruction which reads the register value must wait until the load data has arrived. So load instructions are allowed to graduate regardless of how far away their data is. Once the instruction graduates its CB entry must be given back, so data arriving for a graduated load is sent directly to the register file.

There’s another key reason why we did this: with only L1 accesses done out-of-order, loads and stores only become visible outside the CPU after they graduate, so there’s no worry about other parts of the system seeing unexpected effects from speculative instructions.

An instruction which depends on a load which misses will (unless it was a long, long way behind in instruction sequence) have to wait. Most often the consuming instruction will become a candidate for issue before we know whether the load hit in the L1 cache. In this case the dependent instruction is issued: we’re optimists, hoping for a hit. If a consuming instruction reaches graduation and finds the load missed, we must do a “redirect”, re-fetching the consuming instruction and everything later in program order. Next time the consuming instruction is an issue candidate, we’ll know the load has missed, and the consumer will not get issued until the load data has arrived. The redirect for the consuming instruction is quite expensive (19 or more cycles), but in most cases that overhead will be hidden in the time taken to return data for the cache miss.

Stores are less complicated. But since even the cache must not be updated until the store instruction graduates, the memory pipeline is used for writing the L1 cache too: even store L1-hits result in action in the memory pipeline.

### 1.4.2 Branches and branch delays

The MIPS architecture defines that the instruction following a branch (the “branch delay slot” instruction) is always executed\(^4\). That means that the CPU has one instruction it knows will be executed while it’s figuring out where a branch is going. But with the 74K core’s long pipeline we don’t finally know whether a conditional branch should be taken, and won’t have computed the target address for a jump-register, until about 8 stages down the pipeline. It’s better to guess (and pay the price when we’re wrong) than to wait to be certain. Several different tricks are used:

- The decoupled IFU (the electronic dog) runs ahead of the rest of the CPU by fetching four instructions per clock.
- Branch instructions are identified very early (in fact, they’re marked when instructions are fetched into the I-cache). MIPS branch and jump instructions (at least those not dependent on register values) are easy to decode, and the IFU decodes them locally to calculate the target address.

----

4. That’s *not quite* accurate: there are special forms of conditional branches called “branch likely” which are defined to execute the branch delay slot instruction only when the branch is taken. Note that the “likely” part of the name has nothing to do with branch prediction; the 74K core’s branch prediction system treats the “likelies” just like any other branches. The dependency between a branch condition and the branch delay slot instruction is annoying to keep track of in an out-of-order machine, and MIPS would prefer you not to use branch-likely instructions.
The IFU’s *branch predictor* guesses whether conditional branches will be taken or not - it’s not magic, it uses a BHT (a “Branch History Table”) of what happened to branches in the past, indexed by the low bits of the location of the branch instruction. This particular hardware is an example of *Combined branch prediction* (majority voting between three different algorithms, one of which is *gshare*; if you want to know, there’s a good wikipedia article whose topic name is “Branch Predictor”). The branch predictor is taking a good guess. It can seem surprising that the predictor makes no attempt to discover whether the history stored in a BHT slot is really that of the current branch, or another one which happened to share the same low address bits; we’re going to be wrong sometimes. It guesses correctly most of the time.

In this way the IFU can predict the next-instruction address and continue to run ahead.

- When the IFU guesses wrong, it doesn’t know (the dog just rushes ahead until its owner reaches the fork). The *branch mispredict* will be noticed once the branch instruction has been issued and carried through to the AGEN “EC” stage, and is executed in its full context (“resolved”). On detecting a mispredict, the CPU must discard the instructions based on the bad guess (which will not have graduated yet, so will not have changed any vital machine state) and start fetching instructions from the correct target\(^5\). The exact penalty paid by a program which suffers a mispredict depends on how busy the execution unit is, and how early it resolves the branch; the minimum penalty is 12 cycles.

- Even when we guess right, the branch target calculation in the IFU takes a little while to operate. A rapid sequence of correctly-predicted branches can empty the queues, causing a program to run slower.

- Jump-register instruction targets are unpredictable: the IFU has no knowledge of register data and can’t in general anticipate it. But jump-register instructions are relatively rare, except for subroutine returns. In the MIPS ISA you return from subroutines using a jump-register instruction, *jr $31* (register 31 is, by a strong convention, used to hold the return address). So on every call instruction, the IFU pushes the return address onto a small stack; and on every *jr $31* it pops the value of the stack and uses that as its guess for the branch target\(^6\).

We have no way of knowing the target of a *jr* instruction which uses a register other than $31. When we find one of those, instruction fetch stops until the correct address is computed up in the AGEN pipeline, 12 or more clocks later.

### 1.4.3 Loads and load-to-use delays

Even short-pipeline MIPS CPUs can’t deliver load data to the immediately following instruction without a delay, even on a cache hit. Simple MIPS pipelines typically deliver the data one clock later: a one clock “load-to-use delay”. Compilers and programmers try to put some useful and non-dependent operation between the load and its first use.

The 74K core’s long pipeline means that a full D-cache hit takes four clocks to return the data, not two: that would be a three-clock “load-to-use delay”. A pair of loads dependent on each other (one fetches the other’s base address) must be issued at least four cycles apart (that’s optimistic, hoping-for-a-hit timing).

But the AGEN and ALU pipelines are “skewed”, with ALU results delivered a cycle later than AGEN results. That means that when an ALU operation is dependent on a load, it can be issued only three cycles after the load. There’s a price to pay: a load/store whose base address is computed by a preceding ALU instruction must be issued a clock

---

5. In “branch-likely” variants of conditional branch instructions a mispredict means we also did the wrong thing with the instruction in the branch delay slot. To fix that up, we need to refetch the branch itself, so the penalty is at least one cycle higher.

6. The return-stack guess will be wrong for subroutines containing nested calls deeper than the size of the return stack; but subroutines high up the call tree are much more rarely executed, so this isn’t so bad.
later than an ALU instruction with the same dependency — that’s usually a three cycle delay, because most ALU operations already take an extra clock to produce their result.

It’s like the skewed pipeline which experts in MIPS Technologies’ 24K® family might remember, and has the same motivation: ALU operations dependent on recent loads are more common than loads dependent on recent ALU operations.

1.4.4 Queues, Resource limits and Consequences

Queues which can fill up include:

- **Cache refills in flight**: Is dependent on the size of the “FSB” queue - this and other queues are described in more detail under Section 3.3, "Reads, writes and synchronization". The CPU does not wait for a cache refill process — at least not until it needs data from the cache miss. But in practice most load data is used almost at once, so the CPU will stop very soon after a miss. As a result, you’re unlikely to ever have four refills in flight unless you are using prefetch or otherwise deliberately optimizing loops. If a series of aggressive prefetches miss often enough, the fourth outstanding load-miss will use the last FSB entry, preventing further loads from graduating and eventually blocking up the whole CPU until the load data returns. It’s likely to be good practice for code making conscious use of prefetches to ration itself to a number of operations slightly less than the size of the FSB.

- **Non-blocking loads to registers (nine)**: there are nine entries in the “LDQ”, each of which remembers one outstanding load, and which register the data is destined to return to. Compiled code is unlikely to reach this limit. If you write carefully optimized code where you try to fill load-use delays (perhaps for data you think will not hit in the D-cache) you may hit this problem.

- **Lines evicted from the cache awaiting writeback (4+)**: writes are collected in the “WBB” queue. The 74K core’s ability to write data will in almost all circumstances exceed the bandwidth available to memory; so a long enough burst of uncached or write-through writes will eventually slow to memory speed. Otherwise, you’re unlikely to suffer from this.

- **Queues in the coprocessor interface**: the 74K core hides its out-of-order character from any coprocessors, so coprocessor hardware need be no more complicated than it is for MIPS Technologies’ 24K core. The coprocessor hardware sees its instructions strictly in order. Each coprocessor instruction also makes its own way through the integer execution unit. Between the execution unit and coprocessor there are some queues which can fill up:
  - **IOIQ (8 entries)**: instructions being issued — strictly in program order — to a coprocessor.
  - **CBIDQ (8 entries)**: data being returned from a coprocessor by an instruction which writes a GP register. But prior to graduation the data goes back to a completion buffer (hence the queue acronym).
  - **CLDQ (8 entries)**: track data being loaded to coprocessor registers (the job done for the GPRs by the LDQ above). CLDQ data isn’t necessarily provided in instruction sequence: in particular MIPS Technologies floating-point unit accepts FP load data as and when it arrives, making FP loads non-blocking.

The dispatch process stalls (flooding the ALU and AGEN pipes with bubbles) when there is no space in any of these queues.
1.4 A brief guide to the 74K™ core implementation
Chapter 2

Initialization and identity

What happens when the CPU is first powered up? These functions are perhaps more often associated with a ROM monitor than an OS.

2.1 Probing your CPU - Config CP0 registers

The four registers Config and Config1-3 are 32-bit CP0 registers which contain information about the CPU’s capabilities. Config1-3 are strictly read-only. The few writable fields in Config — notably Config[K0] — are there for historic compatibility, and are typically written once soon after bootstrap and never changed again.

The 74K core also defines Config7 for some implementation-specific settings (which most programmers will never use).

Broadly speaking the registers have these roles:

<table>
<thead>
<tr>
<th>Config</th>
<th>A mix of historical and CPU-dependent information, described in Figure 2.1 below. Some fields are writable.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Config1</td>
<td>Read-only, strictly to the MIPS32 architecture. Config1 shows the primary cache configuration and basic CPU capabilities, while Config2 shows information about L2 and L3 caches, if fitted (the L2 and the L3 cache is unavailable in 74K family cores). Shown in Figure 2.2 and Figure 2.3 below.</td>
</tr>
<tr>
<td>Config2</td>
<td>Read-only, strictly to Release 2 of the [MIPS32] architecture. More CPU capability information.</td>
</tr>
<tr>
<td>Config3</td>
<td>Provides information about the presence of optional extensions to the base MIPS32 architecture in addition to those specified in Config2 and Config3.</td>
</tr>
<tr>
<td>Config7</td>
<td>74K-core-specific, with both read-only and writable fields. It’s a strong convention that the writable fields should default to “expected” behavior, so beginners may simply leave these fields alone. The fields are described later, in Section B.2.1 “The Config7 register”.</td>
</tr>
</tbody>
</table>

While initializing your CPU, you might also want to look at the EBase register, which can be used to relocate your exception entry points: see Figure 5.2 and the text round it.
2.1 Probing your CPU - Config CP0 registers

2.1.1 The Config register

Figure 2.1 Fields in the Config Register

In Figure 2.1:

- **M**: reads 1 if Config1 is available (it always is).

- **K23, KU, K0**: set the cacheability attributes of chunks of the memory map by writing these fields. All share a 3-bit encoding with the cacheability field found in TLB entries, which is described in Table 3.3 in Section 3.4.2 “Cacheability options”.

- **Config[K0]** sets the cacheability of kseg0, but it would be very unusual to make that anything other than cacheable (on different, cache-coherent CPUs, it may want to be set to cacheable-coherent). The power-on value of this standard field is not mandated by the MIPS32 architecture; but the 74K core follows the recommendation to set it to "2", making "kseg0" uncached. That can be surprising; early system initialization software typically re-writes it to "3" in order that kseg0 will be cached, as expected.

- If your 74K core-based system uses fixed mapping instead of having a TLB, Config[K23] is for program addresses 0xC000.0000-0xFFFF.FFFF (the “kseg2” and “kseg3” areas), while Config[KU] is for program addresses 0x0000.0000-0x7FFF.FFFF (the “kuseg” area). If you have a TLB, these regions are mapped and these fields are unused (write only zeroes to them).

- **ISP, DSP**: read 1 if I-side and/or D-side scratchpad (SPRAM) is fitted, see Section 3.6, "Scratchpad memory/SPRAM".

  (Don’t confuse this with the MIPS DSP ASE, whose presence is indicated by Config[DDSP].)

- **UDI**: reads 1 if your core implements user-defined "CorExtend" instructions. “CorExtend” is available on cores whose name ends in "Pro".

- **SB**: read-only “SimpleBE” bus mode indicator. If set, means that this core will only do simple partial-word transfers on its OCP interface; that is, the only partial-word transfers will be byte, aligned half-word and aligned word.

- If zero, it may generate partial-word transfers with an arbitrary set of bytes enabled (which some memory controllers may not like).

- **WC**: Warning: this is a diagnostic/test field, not intended for customer use, and may vanish without notice from a future version of the core.

  Set this 1 to make the Config1[IS] and Config1[DS] fields writable, which allows you to reduce the number of available L1 I- and D-cache “sets per way”, and shrink the usable cache size. You’d never want to do this in a real system, but it is conceivable it might be useful for debug or performance analysis. If you have an L2 cache configured, then this makes Config2[SS] writable in the same way.

- **MM**: writable: set 1 if you want writes resulting from separate store instructions in write-through mode merged into a single (possibly burst) transaction at the interface. This has no affect on cache writebacks (which are always whole blocks together) or uncached writes (which are never merged).
Initialization and identity

**BM:** read-only - tells you whether your bus uses sequential or sub-block burst order; set by hardware to match your system controller.

**BE:** reads 1 for big-endian, 0 for little-endian.

**AT:** MIPS32 or MIPS64 compliance On 74K family cores it will read “0”, but the possible values are:

- 0 MIPS32
- 1 MIPS64 instruction set but MIPS32 address map
- 2 MIPS64 instruction set with full address map

**AR:** Architecture revision level. On 74K family cores it will read “1”, denoting release 2 of the MIPS32 specification.

- 0 MIPS32/MIPS64 Release 1
- 1 MIPS32/MIPS64 Release 2

**MT:** MMU type (all MIPS Technologies cores may be configured as type 1 or 3):

- 0 None
- 1 MIPS32/64 compliant TLB
- 2 “BAT” type
- 3 MIPS-standard fixed mapping

**VI:** 1 if the L1 I-cache is virtual (both indexed and tagged using virtual address). No contemporary MIPS Technologies core has a virtual I-cache.

**K0:** as described in the notes above on Config[K23] etc, this field determines the cacheing behaviour of the fixed kseg0 memory region.

### 2.1.2 The Config1-2 registers

These two read-only registers tell you the size of the TLB, and the size and organization of L1, L2 and L3 caches (a zero “line size” is used to indicate a cache which isn’t there). They’re best described together.

**Config1** has some fields which tell you about the presence of some of the older extensions to the base MIPS32 architecture are implemented on this core. These bits ran out, and other extensions are noted in **Config3**.

#### Figure 2.2 Fields in the Config1 Register

```
| 31 | 30 | 25 | 24 | 22 | 21 | 19 | 18 | 16 | 15 | 13 | 12 | 10 | 9 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| M  | MMUSize | IS | IL | IA | DS | DL | DA | C2 | MD | PC | WR | CA | EP | FP |
| 1  |        | 4 | 3 |    | 4 | 3 | 0 | 1 | 1 | 1 | 1 |
```

#### Figure 2.3 Fields in the Config2 Register

```
| 31 | 30 | 28 | 27 | 24 | 23 | 20 | 19 | 16 | 15 | 13 | 12 | 11 | 8 | 7 | 4 | 3 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|
| M  | TU | TS | TL | TA | SU | L2B | SS | SL | SA |
| 1  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  |
```

**Config1[M]:** continuation bit, 1 if **Config2** is implemented.
2.1 Probing your CPU - Config CP0 registers

**Config1[MMUSize]**: the size of the TLB array (the array has MMUSize+1 entries).

**Config1[IS, IL, IA, DS, DL, DA]**: for each cache this reports

- S: Number of sets per way. Calculate as: $64 \times 2^S$
- L: Line size. Zero means no cache at all, otherwise calculate as: $2^{S+L}$
- A: Associativity/number of ways - calculate as A + 1

So if (IS, IL, IA) is (2,4,3) you have 256 sets/way, 32 bytes per line and 4-way set associative: that’s a 32Kbyte cache.

**Config1[C2, FP]**: 1 if coprocessor 2 or an FPU (coprocessor 1) fitted, respectively. A coprocessor 2 would be a customer-designed coprocessor.

**Config1[MD]**: 1 if MDMX ASE is implemented in the floating point unit (very unlikely for the 74K core).

**Config1[PC]**: there is at least one performance counter implemented, see Section 8.4, "Performance counters".

**Config1[WR]**: reads 1 because the 74K core always has watchpoint registers, see Section 8.3, "CP0 Watchpoints".

**Config1[CA]**: reads 1 because the MIPS16e compressed-code instruction set is available (as it generally is on MIPS Technologies cores).

**Config1[EP]**: reads 1 because an EJTAG debug unit is always provided, see Section 8.1, "EJTAG on-chip debug unit".

**Config2[M]**: continuation bit, 1 if **Config3** is implemented.

**Config2[TU]**: implementation-specific bits related to tertiary cache, if fitted. Can be writable.

**Config2[TS, TL, TA]**: tertiary cache size and shape - encoded just like **Config1[IS, IL, IA]** which see above.

**Config2[SU]**: implementation-specific bits for secondary cache, if fitted. Can be writable.

**Config2[L2B]**: Set to disable L2 cache (“bypass mode”). Setting this bit also forces **Config2[SL]** to 0 — most OS code will conclude that there isn’t an L2 cache on the system, which can be useful.

Writing this bit controls a signal out to the L2 cache hardware. However, reading it does not read back what you just wrote: it reflects the value of a signal sent back from the L2 cache. With MIPS Technologies’ L2 cache logic, that feedback signal will reflect the value you just wrote, with some implementation-dependent delay (it’s unlikely to be 100 cycles, but it could easily be more than 10). For more details refer to “MIPS® PDtrace™ Interface and Trace Control Block Specification”, MIPS Technologies document MD00439. Current revision is 4.30: you need revision 4 or greater to get multithreading trace information. [L2CACHE].

**Config2[SS, SL, SA]**: secondary cache size and shape, encoded like **Config1[IS, IL, IA]** above.

### 2.1.3 The Config3 register

**Config3** provides information about the presence of optional extensions to the base MIPS32 architecture. A few of them were in **Config2**, but that ran out of bits.

#### Figure 2.4 Config3 Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>M</td>
<td>0</td>
<td>CMGCR</td>
<td>ULRI</td>
<td>0</td>
<td>DSP2P</td>
<td>DSPP</td>
<td>CTXTC</td>
<td>0</td>
<td>VEIC</td>
<td>VInt</td>
<td>SP</td>
<td>CDMM</td>
<td>MT</td>
<td>SM</td>
<td>TL</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Programming the MIPS32® 74K™ Core Family, Revision 02.14
Fields shown in Figure 2.4 include:

*Config3[M]*: continuation bit which is zero, because there is no *Config4.*

*Config3[CMCGR]*: reads 1 if Global Control Register in the Coherence Manager are implemented and the CMGCRBase register is present. Reads 0 otherwise

*Config3[ULRI]*: reads 1 if the core implements the UserLocal register, typically used by software threads packages.

*DSPP*, *DSP2P*: reads 1 if the MIPS DSP extension is implemented — as described in Chapter 7, “The MIPS32® DSP ASE” on page 87. If so, *DSP2P* reads 1 if your CPU conforms to revision 2 of the DSP ASE — as the 74K core does.

*CTXTC*: reads 1 when the ContextConfig register is implemented. The width of the BadVPN2 field in the Context register depends on the contents of this register.

*VEIC*: read-only bit from the core input signal *SI_EICPresent* which should be set in the SoC to alert software to the availability of an EIC-compatible interrupt controller, see Section 5.2, “MIPS32® Architecture Release 2 - enhanced interrupt system(s)”.

*VInt*: reads 1 when the 74K core can handle vectored interrupts.

*SP*: reads 0 when the 74K core does not support sub-4Kbyte page sizes.

*CDMM*: reads 0 when the 74K core does not support the Common Device Memory Map.

*SM*: reads 0, the 74K core does not handle instructions from the “SmartMIPS” ASE.

*TL*: reads 1 if your core is configured to do instruction trace.

### 2.1.4 The Config6 register

*Config3* provides information about the presence of optional extensions to the base MIPS32 architecture in addition to those specified in *Config2* and *Config3*.

#### Figure 2.5 Config6 Register Format

| 31 | 30 | 29 | 28 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0  | SPCD | SYND | IFUPerfCtl | NMRUP | NMRUD | 0 | JRCP | JRCD |

*SPCD* disables performance counter clock shutdown. The primary use of this bit is to keep performance counters alive when the core is in sleep mode.

*SYND* disables Synonym tag update. By default, all synonym load misses will opportunistically update the tag so that subsequent loads will hit at lookup.

*IFUPerfCtl* encodes IFU events that provide debug and performance information for the IFU pipeline.

*NMRUP* indicates that a Not Most Recently Used JTLB replacement scheme is present.
2.2 PRId register — identifying your CPU type

**NMRUD** disables the Most Recently Used JTLB replacement scheme bit.

**JRCP** indicates that a JR Cache is implemented.

**JRCD** indicates that JR Cache Prediction is enabled.

### 2.1.5 CPU-specific configuration — Config7

*Config7* is packed with implementation-specific fields. Most of the time, you leave them alone (a few of them might sometimes need to be set as required by your SoC designer). So we’ve left these registers defined in the all-CP0 appendix, in Section B.2.1 “The Config7 register”.

### 2.2 PRId register — identifying your CPU type

This register identifies the CPU to software. It’s appropriately printed as part of the start-up display by any software telling the world about the CPU on start-up; but when portable software is configuring itself around different CPU attributes, it’s always preferable to sense those attributes directly — look in other *Config* registers, or perhaps use a directed software probe.

#### Table 2.2 74K™ core releases and PRId[Revision] fields

<table>
<thead>
<tr>
<th>Release Identifier</th>
<th>PRId[Revision]</th>
<th>Description</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>2_0_*</td>
<td>1.0.0 / 0x20</td>
<td>First (GA) release of the 34K core</td>
<td>September 30, 2005</td>
</tr>
<tr>
<td>2_1_*</td>
<td>2.1.0 / 0x44</td>
<td>MR1 release. Bug fixes, 8KB cache support.</td>
<td>March 10, 2006</td>
</tr>
</tbody>
</table>
### Initialization and identity

<table>
<thead>
<tr>
<th>Revision</th>
<th>Description</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.2.0</td>
<td>Allow up to 9 TCs, alias-free 64KB L1 D-cache option.</td>
<td>August 31, 2006</td>
</tr>
<tr>
<td>2.2.1</td>
<td>Enable use of MIPS SOC-it® L2 Cache Controller.</td>
<td>October 12, 2006</td>
</tr>
<tr>
<td>2.3.0</td>
<td>Less interlocks round cache instructions, relocatable reset exception vector location.</td>
<td>January 3, 2007</td>
</tr>
<tr>
<td>2.4.0</td>
<td>New <em>UserLocal</em> register, alias-proof I-cache hit-invalidate operation, can <em>wait</em> with interrupts disabled, per-TC performance counters.</td>
<td>October 31, 2007</td>
</tr>
<tr>
<td>2.5.0</td>
<td>Errata fixes</td>
<td>January, 2009</td>
</tr>
<tr>
<td>1.1.0</td>
<td>Errata fixes</td>
<td>January, 2009</td>
</tr>
<tr>
<td>1.2.0</td>
<td>Feature updates: improved low power support, fast debug channel, on-chip PDtrace buffers</td>
<td>July, 2009</td>
</tr>
<tr>
<td>2.0.0</td>
<td>General availability of 24K core.</td>
<td>March 19, 2004</td>
</tr>
<tr>
<td>3.0.0</td>
<td>COP2 option improvements.</td>
<td>September 30, 2004</td>
</tr>
<tr>
<td>3.2.0</td>
<td>PDtrace available.</td>
<td>March 18, 2005</td>
</tr>
<tr>
<td>3.4.0</td>
<td>ISPRAM (I-side scratchpad) option added</td>
<td>June 30, 2005</td>
</tr>
<tr>
<td>3.5.0</td>
<td>8KB cache option</td>
<td>December 30, 2005</td>
</tr>
<tr>
<td>3.6.0</td>
<td>L2 support., 64KB alias-free D-cache option, option to have up to 8 outstanding cache misses (previous maximum 4).</td>
<td>July 12, 2006</td>
</tr>
<tr>
<td>3.7.0</td>
<td>Less interlocks round cache instructions, relocatable reset exception vector location.</td>
<td>January 3, 2007</td>
</tr>
<tr>
<td>4.0.0</td>
<td>New <em>UserLocal</em> register, alias-proof I-cache hit-invalidate operation, can <em>wait</em> with interrupts disabled.</td>
<td>October 31, 2007</td>
</tr>
<tr>
<td>4.1.0</td>
<td>Errata fixes</td>
<td>January, 2009</td>
</tr>
<tr>
<td>2.0.0</td>
<td>General availability of 24KE core.</td>
<td>June 30, 2005</td>
</tr>
<tr>
<td>2.1.0</td>
<td>8KB cache option</td>
<td>December 30, 2005</td>
</tr>
<tr>
<td>2.2.0</td>
<td>L2 support., 64KB alias-free D-cache option, option to have up to 8 outstanding cache misses (previous maximum 4).</td>
<td>July 12, 2006</td>
</tr>
<tr>
<td>2.3.0</td>
<td>Less interlocks round cache instructions, relocatable reset exception vector location.</td>
<td>January 3, 2007</td>
</tr>
<tr>
<td>2.4.0</td>
<td>New <em>UserLocal</em> register, alias-proof I-cache hit-invalidate operation, can <em>wait</em> with interrupts disabled.</td>
<td>October 31, 2007</td>
</tr>
<tr>
<td>2.5.0</td>
<td>Errata fixes</td>
<td>January, 2009</td>
</tr>
<tr>
<td>1.0.0</td>
<td>Early-access release of 74K family RTL.</td>
<td>January 31, 2007</td>
</tr>
<tr>
<td>2.0.0</td>
<td>First generally-available release of 74K family core.</td>
<td>May 11, 2007</td>
</tr>
<tr>
<td>2.1.0</td>
<td>Can <em>wait</em> with interrupts disabled.</td>
<td>October 31, 2007</td>
</tr>
</tbody>
</table>
2.2 PRId register — identifying your CPU type
In this chapter:

- **Section 3.1, "The memory map"**: basic memory map of the system.
- **Section 3.3, "Reads, writes and synchronization"**
- **Section 3.4, "Caches"**
- **Section 3.6, "Scratchpad Memory/SPRAM"**: optional on-chip, high-speed memory (particularly useful when dual-ported to the OCP interface).
- **Section 3.8, "The TLB and translation"**: how translation is done and supporting CP0 registers.

### 3.1 The memory map

A 74K core system can be configured with either a TLB (virtual memory translation unit) or a fixed memory mapping.

A TLB-equipped sees the memory map described by the [MIPS32] architecture (which will be familiar to anyone who has used a 32-bit MIPS architecture CPU) and is summarized in Table 3.1. The TLB gives you access to a full 32-bit physical address on the system interface. More information about the TLB in Section 3.8, "The TLB and translation".

#### Table 3.1 Basic MIPS32® architecture memory map

<table>
<thead>
<tr>
<th>Segment Name</th>
<th>Virtual range</th>
<th>What happens to accesses here?</th>
</tr>
</thead>
<tbody>
<tr>
<td>kuseg</td>
<td>0x0000.0000-0x7FFF.FFFF</td>
<td>The only region accessible to user-privilege programs. Mapped by TLB entries.</td>
</tr>
<tr>
<td>kseg0</td>
<td>0x8000.0000-0x9FFF.FFFF</td>
<td>a fixed-mapping window onto physical addresses 0x0000.0000-0x1FFF.FFFF. Almost invariably cacheable - but in fact other choices are available, and are selected by Config[K0], see Figure 2.1. Accessible only to kernel-privilege programs.</td>
</tr>
<tr>
<td>kseg1</td>
<td>0xA000.0000-0xBFFF.FFFF</td>
<td>a fixed-mapping window onto the same physical address range 0x0000.0000-0x1FFF.FFFF as “kseg0” - but accesses here are uncached. Accessible only to kernel-privilege programs.</td>
</tr>
<tr>
<td>kseg2</td>
<td>0xC000.0000-0xDFFF.FFFF</td>
<td>Mapped through TLB, accessible with supervisor or kernel privilege (hence the alternate name).</td>
</tr>
<tr>
<td>sseg</td>
<td>0xE000.0000-0xFFFF.FFFF</td>
<td>Mapped through TLB, accessible only with kernel privileges.</td>
</tr>
</tbody>
</table>
3.2 Fixed mapping option

With the fixed mapping option, virtual address ranges are hard-wired to particular physical address windows, and cacheability options are set through CP0 register fields as summarized in Table 3.2:

Even in fixed-mapping mode, the cache parity error status bit Status[ERL] still has the effect (required by the MIPS32 architecture) of taking over the normal mapping of “kuseg”; addresses in that range are used unmapped as physical addresses, and all accesses are uncached, until Status[ERL] is cleared again.

3.3 Reads, writes and synchronization

The MIPS architecture permits implementations a fair amount of freedom as to the order in which loads and stores appear at the CPU interface. Most of the time anything goes: so long as the software behaves correctly, the MIPS architecture places few constraints on the order of reads and writes seen by some other agent in a system.

3.3.1 Read/write ordering and cache/memory data queues in the 74K™ core

To understand the timing of loads and stores (and sometimes instruction fetches), we need to say a little more about the internal construction of the 74K core. In order to maximize performance:

- **Loads are non-blocking**: execution continues “through” a load instruction, and only stops when the program tries to use the GPR value it just loaded.
- **Writes are “posted”**: a write from the core is put aside (the hardware stores both address and data) until the CPU can get access to the system interface and send it off. Even writes which hit in the cache are posted, occurring after the instruction graduates.
- **Cache refills are handled after the “missing” load has graduated**: most of the time the CPU will quite soon get hung up on an instruction which needs the data from the miss, but this is not necessarily the case. The CPU runs on after the load instruction, with the memory pipeline logic remembering and handling the load completion.

All of these are implemented with “queues”, called the LDQ, WBB and FSB (for “fill/store buffer” — it’s used both for writes which hit and for refills after a cache miss) respectively. All the queues handle data first-come, first served. The WBB and FSB queues need to be snoopred - a subsequent store to a location with a load pending had better not be allowed to go ahead until the original load data has reached the cache, for example. So each queue entry is tagged with the address of the data it contains.

An LDQ entry is required for every load that misses in the cache. This queue allows the CPU to keep running even though there are outstanding loads. When the load data is finally returned from the system, the LDQ and the main core logic act together to write this data into the correct GPR (which will then free up any instructions whose issue is blocked waiting for this data).

---

Table 3.2 Fixed memory mapping

<table>
<thead>
<tr>
<th>Segment Name</th>
<th>Virtual range</th>
<th>Physical range</th>
<th>Cacheability bits from</th>
</tr>
</thead>
<tbody>
<tr>
<td>kuseg</td>
<td>0x0000.0000-0x7FFF.FFFF</td>
<td>0x4000.0000-0xBFFF.FFFF</td>
<td>Config[KU]</td>
</tr>
<tr>
<td>kseg0</td>
<td>0x8000.0000-0x9FFF.FFFF</td>
<td>0x0000.0000-0x1FFF.FFFF</td>
<td>Config[K0]</td>
</tr>
<tr>
<td>kseg1</td>
<td>0xA000.0000-0xBFFF.FFFF</td>
<td>0x0000.0000-0x1FFF.FFFF</td>
<td>(uncached)</td>
</tr>
<tr>
<td>kseg2/3</td>
<td>0xC000.0000-0xFFFF.FFFF</td>
<td>0xC000.0000-0xFFFF.FFFF</td>
<td>Config[K23]</td>
</tr>
</tbody>
</table>
The WBB (Write Back Buffer) queue holds data waiting to be sent out over the system interface, either from D-cache writebacks or uncached/write-through store instructions.

FSB (Fill Store buffer) queue entries are used to hold data that is waiting to be written into the D-cache. An FSB entry gets used during a cache miss (when it holds the refill data), or a write which hits in the cache (when it holds the data the CPU wrote). Loads and stores snoop the FSB so that accesses to lines “in flight” can be dealt with correctly.

All this has a number of consequences which may be visible to software:

- **Number of non-blocking loads which may be pending**: the CPU has nine LDQ entries. That limits the number of outstanding loads.

- **Hit-under-miss**: the D-cache continues to supply data on a hit, even when there are outstanding misses with data in flight. FSB entries remember the in-flight data. So it is quite normal for a read which hits in the cache to be “completed” - in the sense that the data reaches a register - before a previous read which missed.

- **Write-under-miss**: the CPU pipeline continues and can generate external store cycles even though a read is pending, so long as WBB slots are available. The 74K core’s “OCP” interface is non-blocking too (reads consist of separate address and data phases, and writes are permitted between them), so this behavior can often be visible to the system.

- **Miss under miss**: the 74K core can continue to run until the pending read operations exhaust FSB or LDQ entries. More often, of course, it will try to use the data from the pending miss and stall before it gets that far.

- **Core interface ordering**: at the core interface, read operations may be split into an address phase and a later data phase, with other bus operations in between.

   The 74K core - as is permitted by [MIPS32] - makes only limited promises about the order in which reads and writes happen at the system interface. In particular, uncached or write-through writes may be overtaken by cache line reads triggered by a load/store cache miss later in sequence. However, uncached reads and writes are always presented in their program sequence. When some particular program needs to do things “really in order”, the `sync` instruction can help, as described in the next section.

Cache management operations interact with several queues: see Section 3.4.6 “L1 Cache instruction timing”.

### 3.3.2 The “sync” instruction in 74K™ family cores

If you want to be sure that some other agent in the system sees a pair of transactions to uncached memory in the order of the instructions that caused them, you should put a `sync` instruction between the instructions. Other MIPS32/64-compliant CPUs may reorder loads and stores even more; portable code should use `sync`.

But sometimes it’s useful to know more precisely what `sync` does on a particular core. On 74K `sync`:

- Stalls graduation (preventing any later load/store from graduating and becoming externally visible) until all pending reads, cached writes and OCP writes are completed — that is, until the FSB and WBB are empty;

- In some systems the CPU will also generate a synchronizing transaction on the OCP system interface if `Config7[ES]` bit is set. Not all systems do this. See Section B.2.1 “The Config7 register” for more details.

---

7. Note that `sync` is described as only working on “uncached pages or cacheable pages marked as coherent”. But `sync` also acts as a synchronization barrier to the effects produced by routine cache-manipulation instructions - hit-writeback and hit-invalidate.
A new set of lightweight SYNC instructions have been introduced. As compared to the completion barrier, the ordering barrier is a lighter-weight operation as it does not require the specified instructions before the SYNC to be already completed. Instead it only requires that those specified instructions which are subsequent to the SYNC in the instruction stream are never re-ordered for processing ahead of the specified instructions which are before the SYNC in the instruction stream. This potentially reduces how many cycles the barrier instruction must stall before it completes.

Because the core processes loads and stores in order, ordering barriers are much lighter weight. Details about the set of supported lightweight SYNC instructions can be found in the Software User’s Reference Manual.

3.3.3 Write gathering and “write buffer flushing” in 74K™ family cores

We mentioned above that writes to the system (whether uncached writes or cache write-backs) are performed somewhat lazily, the write being held in the WBB queue until a convenient moment. That can have two system-visible effects:

- Writes can happen later than you think. Your write will happen before the next uncached read or write, but that’s all you know. And your write might still be posted somewhere in a system controller, unless you know your system is built to prevent it. Sometimes it’s better to code a dummy uncached read from a nearby location (which will “flush out” buffered writes on pretty much any system).

- If your cache is configured for write-through, then cached writes to locations in the same “cache line”-sized chunk of memory may be gathered - stored together in the WBB, and then dealt with by a single “wider” OCP write than the one you originally coded. Sometimes, this is what you want. When it isn’t, put a sync between your successive writes. Regular uncached writes are never merged, but special “uncached accelerated” writes may be — see Section 3.4.3 below.

3.4 Caches

Most of the time caches just work and are invisible to software... though your programs would go twenty times slower without them. But this section is about when caches aren’t invisible any more.

Like most modern MIPS CPUs, the 74K core has separate primary I- and D-caches. They are virtually-indexed and physically-tagged, so you may need to deal with cache aliases, see Section 3.4.9, “Cache aliases”. The design provides for 16Kbyte, 32Kbyte or 64Kbyte caches; but the largest of those are likely to come with some speed penalty. The 74K core’s primary caches are 4-way set associative.

Your 74K core can optionally be built with a L2 (level 2 or secondary) cache. see section below for details.

But don’t hard-wire any of this information into your software. Instead, probe the Config1 register defined by [MIPS32] (and described in ) to determine the shape and size of the L1 and any L2 cache.

3.4.1 The L2 cache option

The L2 cache is an option available to your SoC builder. Basic facts and figures:

- The L2 cache is attached to the core’s standard 64-bit OCP system interface, and when you fit it everything else is attached to the core through the L2 cache, which has a system-side interface for that purpose. The core-side
interface is enhanced and augmented to support cache instructions targeted at the L2, and to carry back performance counter information and so on.

- The L2's size can be 128Kbytes, 256Kbytes, 512Kbytes or 1Mbyte. However, there are options which allow the SoC builder to have one or more of the ways of the cache memory array visible as normal system memory instead. There’s very little in this manual about that option. — see “MIPS® PDtrace™ Interface and Trace Control Block Specification”, MIPS Technologies document MD00439. Current revision is 4.30: you need revision 4 or greater to get multithreading trace information. [L2CACHE].

- The L2 cache is indexed and tagged with the physical address, so is unaffected by cache aliases.

- Cache lines are either 32 bytes long (matching the L1 caches) or 64 bytes. The L2 cache’s memories are accessed 256 bits at a time internally, though it has 64-bit interfaces.

- It can be configured with 4-way or 8-way set-associative organization. In a 4-way cache the line replacement policy is “least recently used” (LRU); true LRU is impractical for an 8-way set associative cache, so something simpler (a “pseudo-LRU”) is used.

- The cache has an option for error detection and correction. 1-bit data errors can be corrected and all 2-bit errors detected with an 8-bit-per-doubleword ECC field. Check bits are provided on cache tags, too. If your L2 has ECC fitted, \texttt{ErrCtl[L2P]} will be writable — see Section 3.4.17 “ErrCtl register” for details.

- The cache is write-back but does not allocate a line on a write miss (write miss data is just sent directly to the system memory). It is write-through for memory regions which request that policy -- see Section 3.4.2 “Cacheability options” for details.

- The L2 cache can run synchronously to the CPU core, but (particularly for memory arrays larger than 256Kbytes) would typically then be the critical path for timing. It will more often use a 1:2 or 2:3 clock ratio. The L2’s far-side OCP interface may run at any of a wide range of ratios from the L2 clock down.

- In an effort to keep everything going the cache manages multiple outstanding transactions (it can handle as many as 15 outstanding misses). Misses are resolved and responses sent as they happen, not in the order of presentation.

- Latency: the L2 logic allows the memory access to be pipelined, a reasonable choice for larger or slower arrays: ask your SoC builder. The L2 delivers hit data in a burst of four 64-bit doublewords. The first doubleword appears after 9 or 10 L2 clocks (10 for pipelined-array systems) and the rest of the burst follows on consecutive clocks. Added to this is some extra time taken for the original L1 miss to be discovered, synchronizing to the L2 clock, and returning the data to the CPU: typically, add 5 CPU clocks.

An L2 miss is slightly more expensive than an L1 miss from the same memory, since we don’t start the memory access until we’ve discovered that the data isn’t in the L2. The L2 memory interface can be configured to be 64-bit or 256-bit wide. An L2 miss will deliver miss data to the CPU core in burst of four 64-bit doublewords. Because the CPU connects to the rest of the system through the L2 cache, it also adds 4 L2 cycles to the latency of all transactions which bypass the L2.

- The L2 cache requires software management, and you can apply the same cache instructions to it as to the L1 D-cache.

### 3.4.2 Cacheability options

Any read or write made by the 74K core will be cacheable or not according to the virtual memory map. For addresses translated by the TLB the cacheability is determined by the TLB entry; the key field appears as \texttt{EntryLo[C]}. Table 3.3
show the code values used in EntryLo[C] - the same codes are used in the Config entries used to set the behavior of regions with fixed mappings (the latter are described in Table 3.2.)

Some of the undefined cacheability code values are reserved for use in cache-coherent systems.

### Table 3.3 Cache Code Values

<table>
<thead>
<tr>
<th>Code</th>
<th>Cached?</th>
<th>How it Writes</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>cached</td>
<td>write-through</td>
<td>An unusual choice for a high-speed CPU, probably only for debug</td>
</tr>
<tr>
<td>2</td>
<td>uncached</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>cached</td>
<td>writeback</td>
<td>All normal cacheable areas</td>
</tr>
<tr>
<td>7</td>
<td>uncached</td>
<td>“Uncached Accelerated”</td>
<td>Unusual and interesting mode for high-bandwidth write-only hardware; see Section 3.4.3, “Uncached accelerated writes”. Such writes just bypass the L2 cache, if there is one.</td>
</tr>
</tbody>
</table>

### 3.4.3 Uncached accelerated writes

The 74K core permits memory regions to be marked as “uncached accelerated”. This type of region is useful to hardware which is “write only” - perhaps video frame buffers, or some other hardware stream. Sequential word stores in such regions are gathered into cache-line-sized chunks, before being written with a single burst cycle on the CPU interface.

Such regions are uncached for read, and partial-word or out-of-sequence writes have “unpredictable” effects - don’t do them. The burst write is normally performed when software writes to the last location in the memory block or does an uncached-accelerated write to some other block; but it can also be triggered by a sync instruction, a pref nudge, a matching load or any exception. If the block is not completely written by the time it’s pushed out, it will be written using a series of doubleword or smaller write cycles over the 74K core’s 64-bit memory interface.

If you have an L2 cache, regions marked as “uncached accelerated” are L2-uncached.

### 3.4.4 The cache instruction and software cache management

The 74K core’s caches are not fully “coherent” and require OS intervention at times. The cache instruction is the building block of such OS interventions, and is required for correct handling of DMA data and for cache initialization. Historically, the cache instruction also had a role when writing instructions (unless the programmer takes some action, those instructions may only be in the D-cache whereas you need them to be fetched through the I-cache when the time comes). But where possible use synci for that purpose, as described in Section 3.4.8 “Cache management when writing instructions - the “synci” instruction”.

A cache operation instruction is written cache op, addr where addr is just an address format, written as for a load/store instruction. Cache operations are privileged and can only run in kernel mode (synci works in user mode, though). Generally we’re not showing you instruction encodings in this book (you have software tools for that stuff) but in this case it’s probably necessary, so take a look at Figure 3.1.
Memory map, caching, reads, writes and translation

The op field packs together a 2-bit field which selects which cache to work on:

0  L1 I-cache
1  L1 D-cache
2  reserved for L3 cache
3  L2 cache

and then adds a 3-bit field which encodes a command to be carried out on the line the instruction selects.

Before we list out the individual commands in Table 3.4; the cache commands come in three flavors which differ in how they pick the cache entry (the “cache line”) they will work on:

- **Hit-type cache operation**: presents an address (just like a load/store), which is looked up in the cache. If this location is in the cache (it “hits”) the cache operation is carried out on the enclosing line. If this location is not in the cache, nothing happens.

- **Address-type cache operation**: presents an address of some memory data, which is processed just like a cached access - if the cache was previously invalid the data is fetched from memory.

- **Index-type cache operation**: as many low bits of the address as are required are used to select the byte within the cache line, then the cache line address inside one of the four cache ways, and then the way. You have to know the size of your cache (discoverable from the Config1-2 registers, see ) to know exactly where the field boundaries are, but your address is used something like this:

  ![Cache Address Format](image)

  Beware: the MIPS32 specification leaves CPU designers to choose whether to derive the index from the virtual or physical address. Don’t leave it to chance: with index-type operations use a kseg0 address, so that the virtual and physical address are the same (at least apart from some high bits which certainly won’t affect any cache index). This also avoids a potential pitfall related to cache aliases.

  The L1 caches are 4-way set-associative, so data from any given address has four possible cache locations - same index, different value of the “Way1-0” bits as above.

  Don’t define your own C names for cache manipulation operation codes, at least not if you can use a standard header file from MIPS Technologies on open-source terms: see [m32c0.h].

3.4.5 Cache instructions and CP0 cache tag/data registers

MIPS Technologies’ cores use different CP0 registers for cache operations targeted at different caches. That’s already quite confusing, but to make it more interesting these registers have somehow got different names — those used here
### Table 3.4 Operations on a cache line available with the cache instruction

<table>
<thead>
<tr>
<th>Value</th>
<th>Command</th>
<th>What it does</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Index invalidate</td>
<td>Sets the line to “invalid”. If it’s a D-cache or L2 cache line which is valid and “dirty” (has been written by CPU since fetched from memory), then write the contents back to memory first. This is the best and simplest way to invalidate an I-cache when initializing the CPU - though if your cache is parity-protected, you also need to fill it with good-parity data, see Fill below. This instruction is not suitable for initializing caches, where it might cause random write-backs: see the Index Store Tag type below.</td>
</tr>
<tr>
<td>1</td>
<td>Index Load Tag</td>
<td>Read the cache line tag bits and addressed doubleword data into the TagLo etc registers (see Table 3.1 for names). Operation for diagnostics and geeks only.</td>
</tr>
<tr>
<td>2</td>
<td>Index Store Tag</td>
<td>Set the cache tag from the TagLo registers. To initialize a writable cache from an unknown state, set the TagLo registers to zero and then do this to each line.</td>
</tr>
<tr>
<td>3</td>
<td>Index Store Data</td>
<td>Write cache-line data. Not commonly used for caches, but it is used for management of scratchpad RAM regions described in Section 3.6 “Scratchpad memory/SPRAM”.</td>
</tr>
<tr>
<td>4</td>
<td>Hit invalidate</td>
<td>Hit-type invalidate - do not writeback the data even if dirty. May cause data loss unless you know the line is not dirty. Certain CPUs implement a special form of the I-side hit invalidate, where multiple searches are done to ensure that any line matching the effective physical address is invalidated (even if it doesn’t match the supplied virtual address for page color) — see Section 3.4.9 “Cache aliases” below.</td>
</tr>
<tr>
<td>5</td>
<td>Writeback invalidate</td>
<td>On the L1D-cache or L2 cache: (hit-type operation) invalidate the line but only after writing it back, if dirty. This is the recommended way of invalidating a writable line in a running cache.</td>
</tr>
<tr>
<td>6</td>
<td>Hit writeback</td>
<td>If the line is dirty, write it back to memory but leave it valid in the cache. Used in a running system where you want to ensure that data is pushed into memory for access by a DMA device or other CPU.</td>
</tr>
<tr>
<td>7</td>
<td>Fetch and Lock</td>
<td>An address-type operation. Get the addressed data into the same line as would be used on a regular cached reference (if the data wasn’t already cached that might involve writing back the previous occupant of the cache line). Then lock the line. Locked lines are not replaced on a cache miss. It stays locked until explicitly invalidated with a cache. An attempt to lock the last entry available at some particular index fails silently.</td>
</tr>
</tbody>
</table>
and in C header files. I hope Table 3.1 helps. In the rest of this document we’ll either use the full software name or (quite often) just talk of TagLo without qualification.

### Table 3.1 Caches and their CP0 cache tag/data registers

<table>
<thead>
<tr>
<th>Cache</th>
<th>CP0 Registers</th>
<th>CP0 number</th>
</tr>
</thead>
<tbody>
<tr>
<td>L1 I-cache</td>
<td>ITagLo</td>
<td>28.0</td>
</tr>
<tr>
<td></td>
<td>ITagHi</td>
<td>29.0</td>
</tr>
<tr>
<td></td>
<td>IDataLo</td>
<td>28.1</td>
</tr>
<tr>
<td></td>
<td>IDataHi</td>
<td>29.1</td>
</tr>
<tr>
<td>L1 D-cache</td>
<td>DTagLo</td>
<td>28.2</td>
</tr>
<tr>
<td></td>
<td>DTagHi</td>
<td>29.2</td>
</tr>
<tr>
<td></td>
<td>DDataLo</td>
<td>28.3</td>
</tr>
<tr>
<td>L2 cache</td>
<td>L23TagLo</td>
<td>28.4</td>
</tr>
<tr>
<td></td>
<td>L23DataLo</td>
<td>28.5</td>
</tr>
<tr>
<td></td>
<td>L23DataHi</td>
<td>29.5</td>
</tr>
</tbody>
</table>

1. In past versions of this manual L23TagLo was known as “STagLo”, and so on. But this name is more mnemonic.

#### 3.4.6 L1 Cache instruction timing

Most CP0 instructions are used rarely, in code which is not timing-critical. But an OS which has to manage caches around I/O operations or otherwise may have to sit in a tight loop issuing hundreds of cache operations at a time, so performance can be important. Firstly, any D-side cache instruction will check the FSB queue (as described in Section 3.3 “Reads, writes and synchronization”) for potentially matching entries. The “potential match” check uses the cache index, and avoids taking any action for most irrelevant FSB activity. But on a potential match the cacheop waits (stalling the memory pipeline) while any pending cache refills happen, and while any dirty lines evicted from the cache are sent out at least to the CPU’s write buffer. Typically, this will not take more than a few clocks, and will only need to be done once for a stream of cacheops.

In the 74K core, the whole cacheop is executed in the memory pipeline, after the cache instruction graduates. All cache instructions except for “index load...” run through graduation without delay — and in particular, any stream of hit-type operations which miss in the cache can run 1-per-clock.

A younger instruction which has run ahead of the cacheop is checked while it waits for graduation; if it might run incorrectly because of an incomplete cacheop, the younger instruction is cancelled and the whole execution unit backed off so it can be re-issued from scratch (an EU “replay” — expensive but infrequent).

#### 3.4.7 L2 cache instruction timing

The L2 cache run synchronously with the CPU but at a configurable clock ratio. The L2 operations will be significantly slower than L1 versions even at the same clock ratio. Exactly how slow is dependent on the performance of the memory blocks used to build your L2 cache and the L2 clock ratio.

#### 3.4.8 Cache management when writing instructions - the “synci” instruction

The synci instruction (new to the MIPS32 Release 2 update) provides a clean mechanism - available to user-level code, not just at kernel privilege level - for ensuring that instructions you’ve just written are correctly presented for
execution (it combines a D-cache writeback with an I-cache invalidate). You should use it in preference to the traditional alternative of a D-cache writeback followed by an I-cache invalidate.

`synci` does nothing to an L2 cache — the L2 cache is unified, and there’s no need to do anything special there to make data visible for instruction fetch.

### 3.4.9 Cache aliases

The 74K has L1 caches which are virtually indexed but physically tagged. Since it’s quite routine to have multiple virtual mappings of the same physical data, it’s possible for such a cache to end up with two copies of the same data. That becomes troublesome:

- **When you want to write the data:** if a line is stored in two places, you’ll only update one of them and some data will be lost (at least, there’s a 50% chance it will be lost!) This is obviously disastrous: systems generally work hard to avoid aliases in the D-cache.

- **When you want to invalidate the line in the cache:** there’s a danger you might invalidate one copy but not the other. This (more subtle) problem can affect the I-cache too.

It can be worked around. There’s no problem for different virtual mappings which generate the same cache index; those lines will all compete for the 4 ways at that index, and then be correctly identified through the physical tag.

The 74K CPU’s smallest page size is 4Kbytes, that’s $2^{12}$ bytes. The paged memory translation means that the low 12 bits of a virtual address is always reproduced in the physical address. Since a 16Kbyte, 4-way set-associative, cache gets its index from the low 12 bits of the address, the 16Kbyte cache is alias-free. In general, you can’t get aliases if each cache “way” is no larger than the page size.

In 32Kbyte and 64Kbyte caches, one or two top bits used for the index are not necessarily the same as the corresponding bits of the physical address, and aliases are possible. The value of the one or two critical virtual address bits is sometimes called the page color.

It’s possible for software to avoid aliases if it can ensure that where multiple virtual mappings to a physical page exist, they all have the same color. An OS can do that by enforcing virtual-memory alignment rules (to at least a 16Kbyte boundary) for shareable regions. It turns out this is practicable over a large range of OS activities: sharing code and libraries, and deliberate interprocess shared memory. It is not so easy to do in other circumstances, particularly when pages to be mapped start their life as buffers for some disk or network operation...

So the 74K contains logic to make a 32Kbyte or 64Kbyte D-cache alias-free (effectively one or two index bits are from the physical address, and used late in the cache access process to maintain performance). This logic is a build option, and `Config7[AR]` flag should read 1 if your was built to have an alias-free D-cache.

A 32Kbyte or 64Kbyte I-cache is subject to aliases. It’s not immediately obvious why this matters; you certainly can’t end up losing writes, as you might in an alias-prone D-cache. But I-cache aliases can lead to unexpected events when you deliberately invalidate some cache content using the `cache` instruction. An invalidation directed at one virtual address translated to a particular physical line may leave an undesirable valid copy of the same physical data indexed by a virtual alias of a different color. To solve this, some 74K are built to strengthen hit-type I-cache invalidate instructions (those include hit-type `cache` instructions and the `synci` instruction), so as to guarantee that no copy of the addressed physical line remains in the cache. This facility is available if the `Config7[IAR]` bit reads 1; but if it’s...

---

9. There’s a fair amount of rather ugly code in the MIPS Linux kernel to work around aliases. D-cache aliases (in particular) are dealt with at the cost of quite a large number of extra invalidate operations.
available but your software doesn’t need it, you can restore “legacy” behavior by setting \textit{Config7[IVA]} to 1. Refer to Section B.2.1 “The \textit{Config7} register” for details.

The MIPS Technology supplied L2 cache (if configured) is physically indexed and physically tagged, so does not suffer from aliases.

\subsection*{3.4.10 Cache locking}

\texttt{[MIPS32]} provides for a mechanism to lock a cache line so it can’t be replaced. This avoids cache misses on one particular piece of data, at the cost of reducing overall cache efficiency.

\textbf{Caution}: in complex software systems it is hard to be sure that cache locking provides any overall benefit - most often, it won’t. You should probably only use locking after careful measurements have shown it to be effective for your application.

Lock a line using a \texttt{cache FetchAndLock} (it will not in fact re-fetch a line which is already in the cache). Unlock it using any kind of relevant \texttt{cache} “invalidate” instruction\textsuperscript{10} - but note that \texttt{synci} won’t do the job, and should not be used on data/instruction locations which are cache-locked.

\subsection*{3.4.11 Cache initialization and tag/data registers}

The cache tag and data registers — listed in Table 3.1 above — are used for staging tag information being read from or written to the cache. \texttt{[MIPS32]} declares that the contents of these registers is implementation dependent, so they need some words here.

The “I-” registers are used for the I-cache and the “D-” registers for the D-cache\textsuperscript{11}. Some other MIPS CPUs use the same staging register(s) for all caches, and even simple initialization software written for such CPUs is not portable to the 74K core.

Before getting into the details, note that it’s a strong convention that you can write all-zeros to both \texttt{TagLo} registers and then use \texttt{cache IndexStoreTag} to initialize a cache entry to a legitimate (but empty) state. Your cache initialization software should rely on that, not on the details of the registers.

Only diagnostic and test software will need to know details; but Figure 3.2 shows all the fields (there’s no “D”-for-dirty bit in 74K cores, where access to the dirty bits is done separately, see Section B.3.1 “Different views of ITagLo/DTagLo”:

\begin{figure}[h]
\centering
\includegraphics[width=\textwidth]{Figure32.png}
\caption{Fields in the TagLo Registers}
\end{figure}

The cache tag registers \texttt{ITagLo} and \texttt{DTagLo} can be used in special modes, controlled by bits in the \texttt{ErrCtl} register, where the register layout changes completely. Set \texttt{ErrCtl[SPR]} for access to SPRAM control fields, as described in Figure 3.8 and its notes below. Set \texttt{ErrCtl[WST]} or \texttt{ErrCtl[DYT]} for diagnostic-only access to the “way select” or “dirty bit” sections of the cache control memory, as described in Section B.3.1 “Different views of ITagLo/DTagLo”. But let’s look at the standard fields first:

\textsuperscript{10} It’s possible to lock and unlock lines by manipulating values in the \texttt{TagLo} register and then using a \texttt{cacheIndex_Load_Tag} instruction... but highly non-portable and likely to cause trouble. Probably for diagnostics only.

\textsuperscript{11} Some documentation just numbers the \texttt{TagLo} registers, starting from 0 and in the same order as their CP0 numbering; see Table 3.1 in this chapter.
3.4 Caches

PTagLo: the cache address tag - a physical address because the 74K core’s caches are physically tagged. It holds bits 31–12 of the physical address - the low 12 bits of the address are implied by the position of the data in the cache.

×: a field not described for the 74K core but which might not always read zero.

V: 1 when this cache line is valid.

E: always 0

L: 1 when this cache line is locked, see Section 3.4.10, "Cache locking".

P0: parity bit for tag fields other than the TagLo[D] bit, which is actually held separately in the "way-select" RAM.

When you use the TagLo register to write a cache tag with cache IndexStoreTag the TagLo[P] bit is generally not used - instead the hardware puts together your other fields and ensures it writes correct parity. However, it is possible to force parity to exactly this value by first setting ErrCtl[PO].

3.4.12 L23TagLo Register

This register in the 74K core is implemented to support access to external L2 cache tags via cache instructions. The definition of the fields of this 32 bit register are defined by the SoC designer. Refer to the section on L2 Transactions in the document "MIPS32® 74K Core Processor core Family Integrator’s Guide, MD00499" for further information on using this register.

![Figure 3.3 L23TagLo Register Format](image)

3.4.13 L23DataLo Register

On 74K family cores, test software can read or write cache data using a cache index load/store data instruction. Which word of the cache line is transferred depends on the low address fed to the cache instruction.

![Figure 3.4 L23DataLo Register Format](image)

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read / Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DATA</td>
<td>31:0 Low-order data read from the cache data array</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>

3.4.14 L23DataHi Register

On 74K family cores, test software can read or write cache data using a cache index load/store data instruction. Which word of the cache line is transferred depends on the low address fed to the cache instruction.
3.4.15 TagLo registers in special modes

The usual TagLo register fields are a view of the underlying cache tags. But load-tag/store tag cacheops act differently in special modes activated by setting bits in ErrCtl (see Section 3.4.17 “ErrCtl register” for details):

- When ErrCtl[SPR] is set, the L1 TagLo registers are used to configure scratchpad memory, if fitted. That’s described in Section 3.6 “Scratchpad memory/SPRAM” below, where you’ll find a field diagram for the TagLo registers in that mode.

- When ErrCtl[WST] or ErrCtl[DYT] is set, the tag registers are used to provide diagnostic/test software with direct read-write access to the “way select RAM” or “dirty RAM” respectively — parts of the cache array. This is highly CPU-dependent and is described in Section B.3 “Registers for Cache Diagnostics”.

3.4.16 Parity error exception handling and the CacheErr register

The 74K core does not check parity on data (or control fields) from the external interface - so this section really is just about parity protection in the cache. It’s a build-time option, selected by your system integrator, whether to include check bits in the cache and logic to monitor them.

At a system level, a cache parity exception is usually fatal - though recovery might be possible sometimes, when it is useful to know that the exception is taken in “error mode” (that is, Status[ERL] is set), the restart address is in ErrorEPC and you can return from the exception with an eret — it uses ErrorEPC when Status[ERL] is set.

But mainly, diagnostic-code authors will probably find the CacheErr register’s extra information useful.

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read / Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>ER</td>
<td>was the error on an I-fetch (0) or on data (1)? Applicable only to L1 cache errors.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EC</td>
<td>in L1 cache (0) or L2-or-higher cache (1)?</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ED, ET</td>
<td>1 for error in data field/tag field respectively.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ES</td>
<td>Error source, Not Supported.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EE</td>
<td>Error external, Not Supported.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 3.6 L23DataHi Register Field Description

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read / Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA</td>
<td>31:0</td>
<td>High-order data read from the cache data array.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>

Figure 3.6 Fields in the CacheErr Register

Figure 3.5 L23DataHi Register Format
**3.4 Caches**

**EB:** 1 if data and instruction-fetch error reported on same instruction, which is unrecoverable. If so, the rest of the register reports on the instruction-fetch error.

On an L2 error: 1 if an error occurred in more than one of the cache's memory arrays if EC is also set— the hardware manual [SUM] renames this field as **CacheErr[EM]**. The rest of the register can only reflect information about one of the errors: it shows tag errors as highest priority, then data, then way-select.

**EF:** unrecoverable (fatal) error (other than the **EB** type above). Some parity errors can be fixed by invalidating the cache line and relying on good data from memory. But if this bit is set, all is lost... It’s one of the following:

1. Line being displaced from cache (“victim”) has a tag parity error, so we don’t know whether to write it back, or whether the writeback location (which needs a correct tag) would be correct.
2. The victim’s tag indicates it has been written by the CPU since it was obtained from memory (the line is “dirty” and needs a write-back), but it has a data parity error.
3. Writeback store miss and **CacheErr[EW]** error.
4. At least one more cache parity error happened concurrently with or after this one, but before we reached the relative safety of the cache parity error exception handler.

If the **EC** bit is set this bit is referring to the errors in L2 (external) cache.

**SP:** error affecting a scratchpad RAM access, see Section 3.6, "Scratchpad memory/SPRAM" below.

**EW:** parity error on the “dirty” (cache modified) or way-selection bits. This means loss of LRU information, which — most of the time — is recoverable.

**Way:** the way-number of the cache entry where the error occurred. **Caution:** for the L1 caches (which are no more than 4-way set associative) this is a two-bit field. But an L2 cache might be more highly set-associative, and then this field grows down. In particular, MIPS’ (possibly 8-way set associative) L2 cache uses a 3-bit **Way** field as shown.

**DR:** A 1 bit indicates that the reported error affected the cache line "dirty" bits.

**Index:** the index (within the cache way) of the cache entry where the error occurred... except that the low bits are not meaningful. The index is aligned as if it’s a byte address, which is good because that’s what Index-type cache instructions need. It resolves the failing doubleword for a data error, or just the failing line for a tag error. We’ve shown a 14-bit field, because that’s large enough to provide the index for the 74K core’s largest configurable (4 ways by 16KB) L1 cache option.

Two other fields are related to the processing of cache errors. Other implementations have laid claim to all of the bits in this register, so these bits were relegated to the **ErrCtl** register. The FE and SE bits in that register are used to detect nested cache errors and are described in the next section.

If you want to study this error further, you’ll probably use an index-type cache instruction to read out the tags and/or data. The cache instruction’s “index” needs the way-number bits added to **CacheErr[Index]**’s contents; see Figure 3.1 and its notes above for how to do that.

### 3.4.17 ErrCtl register

This register has two distinct roles. It contains “mode bits” which provide different views of the **TagLo** registers when they’re used for access to internal memory arrays and cache diagnostics. But it also controls parity protection of the caches (if it was configured in your core in the first place).
Memory map, caching, reads, writes and translation

Figure 3.7 Fields in the ErrCtl Register

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PE</td>
<td>parity enable bit to enable cache parity checking</td>
</tr>
<tr>
<td>PO</td>
<td>parity overwrite bit</td>
</tr>
<tr>
<td>WST</td>
<td>test mode for cache IndexLoadTag/cache IndexStoreTag instructions</td>
</tr>
<tr>
<td>SPR</td>
<td>when set, index-type cache instructions work on the scratchpad/SPRAM</td>
</tr>
<tr>
<td>PI/PD</td>
<td>parity bits being read/written to caches (I- and D-cache respectively)</td>
</tr>
<tr>
<td>LBE</td>
<td>field indicating whether a bus error was triggered by a load or a write-allocate respectively</td>
</tr>
<tr>
<td>WABE</td>
<td>field indicating whether a bus error (the last one, if there’s been more than one) was triggered by a write-allocate respectively</td>
</tr>
<tr>
<td>L2P</td>
<td>Controls ECC checking of an L2 cache, if it’s fitted and has that capability</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCD</td>
<td>when set, cache StoreData does not update I-cache precode bits, nor their parity</td>
</tr>
<tr>
<td>DYT</td>
<td>set 1 to arrange that cache load/store data operations work on the “dirty array” — the slice of cache memory which holds the “dirty” bits</td>
</tr>
</tbody>
</table>

Two fields are ‘overflow’ from the CacheErr register and relate to the error state:

**FE/SE:** Used to detect nested errors. FE (FirstError) is set on any cache error. SE (Second Error) is set when an error is seen and FE is set. Software should clear FE once it has logged enough error information that taking a second error will not be fatal.

The rest of the fields can be summarized as such: running software should set just the parity enable (PE) bit to enable cache parity checking as required, and leave it zero otherwise. The fields are as follows:

**PE:** 1 to enable cache parity checking. Hard-wired to zero if parity isn’t implemented.

**PO:** (parity overwrite) - set 1 to set the parity bit regardless of parity computation, which is only for diagnostic/test purposes.

After setting this bit you can use `cache IndexStoreTag` to set the cache data parity to the value currently in `ErrCtl[PI]` (for I-cache) or `ErrCtl[PD]` (for D-cache), while the tag parity is forcefully set from `TagLo[P]`.

**WST:** test mode for `cache IndexLoadTag/cache IndexStoreTag` instructions, which then read/write the cache’s internal “way-selection RAM” instead of the cache tags.

**SPR:** when set, index-type cache instructions work on the scratchpad/SPRAM, if fitted - see Section 3.6, "Scratchpad memory/SPRAM".

**PI/PD:** parity bits being read/written to caches (I- and D-cache respectively).

**LBE, WABE:** field indicating whether a bus error (the last one, if there’s been more than one) was triggered by a load or a write-allocate respectively: see below. Where both a load and write-allocate are waiting on the same cache-line refill, both could be set. These bits are “sticky”, remaining set until explicitly written zero.

**L2P:** Controls ECC checking of an L2 cache, if it’s fitted and has that capability.

For backward-compatibility, you only set `L2P` when you want to make a different error-checking choice at the L1 and L2 levels. So L2 error checking is enabled if `ErrCtl[PE,L2P] == 01` or `ErrCtl[PE,L2P] == 10`.

**PCD:** when set 1, cache StoreData does not update I-cache precode bits, nor their parity. This is for deep diagnostic only.

**DTY:** set 1 to arrange that cache load/store data operations work on the “dirty array” — the slice of cache memory which holds the “dirty” bits.

3.5 Bus error exception

The CPU’s “OCP” hardware interface rules permit a slave device attached to the system interface to signal back when something has gone wrong with a read. This should not be used to report a read parity error; if parity is checked externally, it would have to be reported through an interrupt. Typically a bus error means that some subsystem has failed to respond. Bus errors are not signalled on an OCP write cycle, and (if they were) the 74K core ignores them.
Instruction bus error exceptions are precise (when the exception happens EPC always points to the instruction where fetch failed). But a data-side bus error is usually caused by a load, and the (non-blocking) load which caused it may have happened a long time before the busy cycle finishes and the error is signalled. So a bus error exception caused by a load or store is imprecise; EPC does not necessarily (or even usually) point to the instruction causing the memory read.

If software knows that a particular read might encounter a bus error - typically it’s some kind of probe - it should be careful to stall and wait for the load value immediately, by reading the value into a register, and make sure it can handle a bus error at that point.

There is an obscure corner case. The 74K core’s D-cache is “write-allocate”: so a write which misses in the cache will trigger a read, to fill the cache line ready to receive the new data. If you’re unlucky enough to get a bus error on that read-for-refill, the bus error will be associated with a store. After a bus error you can look at ErrCtl[LBE] / ErrCtl[WABE] to see whether the error was caused by a load or write-allocate.

3.6 Scratchpad memory/SPRAM

The 74K core (like most of MIPS Technologies’ cores) can be equipped with modestly-sized high speed on-chip data memory, called scratchpad RAM or SPRAM. SPRAM is connected to a cache interface, alongside the I- and/or D-cache, so is available separately for the I- and D-side (ISPRAM and DSPRAM).

MIPS Technologies provide the interface on which users can build many types and sizes of SPRAM. We also provide a “reference design” for both ISPRAM and DSPRAM, which is what is described here. If you keep the programming interface the same as the reference design, you’re more likely to be able to find software support. The reference design allows for on-chip memories of up to 1Mbytes in size.

There are two possible motives for incorporating SPRAM:

• **Dedicated high-speed memory**: SPRAM runs with cache timing (multi-cycle SPRAM is supported for some other MIPS Technologies cores, but not on 74K cores).

  SPRAM can be made larger than the maximum cache size.

  Even for smaller sizes, it is possible to envisage applications where some particularly heavily-used piece of data is well-served by being permanently installed in SPRAM. Possible, but unusual. In most cases heavily-used data will be handled well by the D-cache, and until you really know otherwise it’s better for the SoC designer to maximize cache (compatible with his/her frequency needs.)

  But there’s another more compelling use for a modest-size SPRAM:

• **“DMA” accessible to external masters on the OCP interface**: the SPRAM can be configured to be accessible from an OCP interface. OCP masters will see it just as a chunk of memory which can be read or written.

  Because SPRAM stands in for the cache, data passed through the SPRAM in this way doesn’t require any software cache management. This makes it spectacularly efficient as a staging area for communicating with complex I/O devices: a great way to implement “push” style I/O (that is where the device writes incoming data close to the CPU).

SPRAM must be located somewhere within the physical address map of the CPU, and is usually accessed through some “cached” region of memory (uncached region accesses to scratchpad work with the 74K reference design, but may not do so on other implementations - better to access it through cacheable regions). It’s usually better to put it in
the first 512Mbytes of physical space, because then it will be accessible through the simple kseg0 “cached, unmapped” region - with no need to set up specific TLB entries.

Because the SPRAM is close to the cache, it inherits some bits of cache housekeeping. In particular the cache instruction and the cache tag CP0 registers are used to provide a way for software to probe for and establish the size of SPRAM.12

**Probing for SPRAM configuration**

The presence of scratchpad RAM in your core is indicated by a “1” bit in one or both of the CP0 Config[ISP, DSP] register flags described in . The MIPS Technologies reference design requires that you can query the size of and adjust the location of scratchpad RAM through “cache tags”.

To access the SPRAM “tags” (where the configuration information is to be found) first set the ErrCtl[SPR] bit (see Section 3.4.17 “ErrCtl register”).

Now a cache Index_Load_Tag_D, KSEG0_BASE+0 instruction fetches half the configuration information into DTagLo, and a cache Index_Load_Tag, KSEG0_BASE+8 gets the other half (the “8” steps to the next feasible tag location - an artefact of the 64-bit width of the cache interface.) The corresponding operations directed at the primary I-cache read the halves of the I-side scratchpad tag, this time into ITagLo. The “tag” for I-side and D-side SPRAM appears in TagLo fields as shown in Figure 3.8.

![Figure 3.8 SPRAM (scratchpad RAM) configuration information in TagLo](image)

| addr == 0 | base address[31:12] | 0 | En | 0 |
| addr == 8 | size of region in bytes/4KB | 0 | En | 0 |

Where:
- **base address[31:12]**: the high-order bits of the physical base address of this chunk of SPRAM;
- **En**: enable the SPRAM. From power-up this bit is zero, and until you set it to 1 the SPRAM is invisible. The En bit is also visible in the second (size) configuration word — it can even be written there, but it’s not a good idea to write the size word other than for far-out diagnostics;
- **size of region in bytes/4KB**: the number of page-size chunks of data mapped. If you take the whole 32 bits, it returns the size in bytes (but it will always be a multiple of 4KB).

In some MIPS cores using this sort of tag setup there could be multiple scratchpad regions indicated by two or more of these tag pairs. But the reference design provided with the 74K core can only have one I-side and one D-side region.

You can load software into the ISPRAM using cacheops. Each pair of instructions to be loaded are put in the registers IDataHi/IDataLo, and then you use a cache Index_Store_Data_I at the appropriate index. The two data registers work together to do a 64-bit transfer. Note that the 74K core’s instruction memory really is 128 bits wide, so you’ll need two cacheops to fully write a specific index. For a CPU configured big-endian the first instruction in sequence is loaded into IDataHi, but for a CPU configured little-endian the first instruction is loaded into IDataLo.

12. What follows is a hardware convention which SoC designers are not compelled to follow; but MIPS Technologies recommends designers to do SPRAM this way to ease software porting.

13. The instructions are written as if using C “#define” names from [m32c0 h]
Don’t forget to set `ErrCtl[SPR]` back to zero when you’re done.

### 3.7 Common Device Memory Map

In order to preserve the limited CP0 register address space, many new architectural enhancements, particularly those requiring several registers, will be memory mapped, that is, accessed by uncached load and store instructions. In order to avoid creating dozens of memory regions to be managed, the common device memory map (CDMM) was created to group them into one region. A single physical address region, up to 32KB, is defined for CDMM. The address of this region is programmable via the `CDMMBase` CP0 register shown in Figure 3-9.

Having this region physically addressed enables some additional access controls. On a core with a TLB, the region would typically be located in the first 256MB, allowing direct kseg1 access. However, if user or supervisor access was desired, TLB mappings could be established to map a useg address to the same region. On FMT based cores, it might be mapped to a kseg1 address if user access was not needed, or to a useg/kuseg address if it was.

The block of addresses is further broken up into 64-byte Device Register Blocks (DRB). A ‘device’ (feature requiring memory mapped accesses), can use from 1-63 DRBs - up to 4KB of addressable registers. The first 64 bits of the first DRB associated with a device is allocated for an Access Control and Status Register (of which only 32 are in use currently). The ACSR provides information about the device - ID, version, and size - and also contains control bits that can enable user and supervisor read and/or write access to the device. This register is shown in Figure 3.10.

CDMM devices are packed into the lowest available DRBs. Starting with 0 (or 1 if `CDMMBase[CI]` == 1), software should read the ACSR, determining both the current device type as well as the starting location for the next device. Iterating through this process will create a map of all devices which you would presumably store in a more convenient format.

The first device that has been defined in CDMM is the Fast Debug Channel which is described in Section 8.1.10 “Fast Debug Channel”. This device is a UART-like communication channel that utilizes the EJTAG pins for off-chip access. The UART is a natural fit for a memory mapped device, although many types of devices can be envisioned.

**Figure 3-9 Fields in the CDMMBase Register**

<table>
<thead>
<tr>
<th>31</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>CDMM_UPPER_ADDR</td>
<td>EN</td>
<td>CI</td>
<td>CDMMSIZE</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

Where:

- **CDMM_UPPER_ADDR**: This field contains the upper bits of the base physical address of the CDMM region. This field is shifted by 4b, so that bits 31..11 correspond to PA bits 35..15. Unimplemented physical address bits such as 35..32 in many cores will be tied to 0.

- **EN**: Enables CDMM. When this bit is cleared, loads and stores to the CDMM region will go to memory. This bit resets to 0 to avoid stepping on other things in the system address map.

- **CI**: Indicates that the first 64-byte device register block is reserved for additional CDMM information and is not a normal device. This extra information hasn’t been dreamed up yet, so this field should just be treated as reserved.

- **CDMMSIZE**: This field indicates how many 64-byte device register blocks are in the CDMM region. (0 means 1 DRB and so forth)
Each device within the CDMM begins with an Access Control and Status Register which gives information about the device and also provides a means for giving user and supervisor programs access to the rest of the device. The FDACSR is shown in Figure 3.10.

**Figure 3.10 Fields in the Access Control and Status (ACSR) Register**

<table>
<thead>
<tr>
<th>31</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>16</th>
<th>15</th>
<th>12</th>
<th>11</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DevID</td>
<td>zero</td>
<td>DevSize</td>
<td>DevRev</td>
<td>zero</td>
<td>Uw</td>
<td>Ur</td>
<td>Sw</td>
<td>Sr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Where:

*DevID*: (read only) indicates the device ID.

*DevSize*: (read only) indicates how many additional 64B blocks this device uses.

*DevRev*: (read only) Revision number of the device.

*Uw/Ur*: control whether write and reads, respectively, from user programs are allowed to access the device registers. If 0, reads will return 0 and writes will be dropped.

*Sw/Sr*: Same idea as *Uw/Ur*, but for supervisor access.

### 3.8 The TLB and translation

The TLB is the key piece of hardware which MIPS architecture CPUs have for memory management. It’s a hardware array, and for maintenance you access fields by their index. For memory translation, it’s a real content-addressed memory, whose input is a virtual page address together with the “address space identifier” from *EntryHi[ASID]*. The table also stores a physical address plus “cacheability” attributes, which becomes the output of the translation lookup.

The hardware TLB is relatively small, configurable with 16, 32, 48 or 64 entries (read *Config1[MMUSize]* for the number configured for your core). Each entry can map a 2-page-size virtual region to a pair of physical pages. Entries can map different size pages, too.

System software maintains the TLB as a cache of a much larger number of possible translations. An attempt to use a mapped-space address for which no translation is in the hardware TLB invokes a special exception handler which is carefully crafted to find and load the right entry as quickly as possible. Read on for a summary of all the fields and how it gets used; but the OS ramifications are far too extensive to cover here; for a better description in context see [SEEMIPSRUN];, and for full details of the architectural specification see [MIPS32].

### 3.8.1 A TLB entry

Let’s start with a sketch of a TLB entry. For MIPS32 cores, that consists of a virtual address portion to match against and two output sections, something like Figure 3.11 - which also shows which TLB fields are carried in which CP0 registers.
3.8 The TLB and translation

Some points to make about the TLB entry:

- The input-side virtual address fields (to the left) have the fields necessary to match an incoming address against this entry. “VPN” is (by OS tradition) a “virtual page number” - the high bits of the program (virtual) address. “VPN2” is used to remind you that this address is for a double-page-size virtual region which will map to a pair of physical pages...

- The right-hand side (physical) fields are the information used to output a translation. There are a pair of outputs for each input-match, and which of them is used is determined by the highest within-match address bit. So in standard form (when we’re using 4Kbyte pages) each entry translates an 8Kbyte region of virtual address, but we can map each 4Kbyte page onto any physical address (with any permission flag bits).

- The size of the input region is configurable because the “PageMask” determines how many incoming address bits to match. The 74K core allows page sizes of 4Kbytes, 16Kbytes and going on in powers of 4 up to 256Mbytes. That’s expressed by the legal values of PageMask, shown below.

- The “ASID” field extends the virtual address with an 8-bit, OS-assigned memory-space identifier so that translations for multiple different applications can co-exist in the TLB (in Linux, for example, each application has different code and data lying in the same virtual address region).

- The “G” (global) bit is not quite sure whether it’s on the input or output side - there’s only one, but it can be read and written through either of EntryLo0-1. When set, it causes addresses to match regardless of their ASID value, thus defining a part of the address space which will be shared by all applications. For example, Linux applications share some “kseg2” space used for kernel extensions.

3.8.2 Live translation and micro-TLBs

When you’re really tuning out the last cycle, you need to know that in the 74K core the I-side translation is done by a little table local to the instruction fetch unit, and called the ITLB (sometimes “micro-TLB” or “uTLB”). There are only 4 entries in the ITLB, and it is functionally invisible to software: it’s automatically refilled from the main TLB (in this context it’s often called the joint TLB or JTLB) when required, and automatically cleared whenever the TLB is updated. It costs six extra clocks to refill the ITLB for any access whose translation is not already present. In 74K family cores (unlike other cores from MIPS Technologies) there is no D-side micro-TLB — D-side translation uses the main TLB directly. uTLB entries can only map 4KB and 16KB pages (main TLB entries can handle a whole range of sizes from 4KB to 256MB). When the uTLB is reloaded a translation marked for a size other than 4KB or 16KB is down-converted as required.

3.8.3 Reading and writing TLB entries: Index, Random and Wired

Two CP0 registers work as simple indexes into the TLB array for programming: Index and Random. The oddly-named Wired controls Random’s behavior.
Of these: \textit{Index} determines which TLB entry is accessed by \texttt{tlbwi}. It’s also used for the result of a \texttt{tlbp} (the instruction you use to see whether a particular address would be successfully translated by the CPU). \textit{Index} only implements enough bits to index the TLB, however big that is; but a \texttt{tlbp} which fails to find a match for the specified virtual address sets bit 31 of \textit{Index} (it’s easy to test for).

\textit{Random} is implemented as a full CPU clock-rate downcounter. It won’t decrement below the value of \textit{Wired} (when it gets there it bounces off and starts again at the highest legal index). In practice, when used inside the TLB refill exception handler, it delivers a random index into the TLB somewhere between the value of \textit{Wired} and the top. \textit{Wired} can therefore be set to reserve some TLB entries from random replacement - a good place for an OS to keep translations which must never cause a TLB translation-not-present exception. Previously, a \texttt{tlbwr} instruction would simply write to the TLB entry that the \textit{Random} register currently indicated. The core has been enhanced with a feature (whose presence is indicated by \texttt{Config6NMRUP} = 1) to put a little more brains behind selecting a TLB entry to be replaced. A table of the most recently used TLB entries is maintained and the core attempts to avoid selecting one of those. This avoids replacing often used pages and has been shown to reduce the number of TLB misses in most cases. Certain workloads, particularly those accessing data sequentially where the working set just exceeds the mappable capacity of the non-wired TLB entries, may benefit from having a more random replacement where you sometimes get lucky and find a long unused page not yet replaced. For those applications, this function can be disabled by setting \texttt{Config6NMRUD} = 1, but you are probably better off leaving it alone.

\subsection*{3.8.4 Reading and writing TLB entries - EntryLo0-1, EntryHi and PageMask registers}

The TLB is accessed through staging registers which between them represent all the fields in each TLB entry; they’re called \textit{EntryHi}, \textit{PageMask} and \textit{EntryLo0-1}. The fields from \textit{EntryHi} and \textit{PageMask} are shown in Figure 3.12.

\begin{figure}
\centering
\includegraphics[width=\textwidth]{figure312}
\caption{Fields in the EntryHi and PageMask registers}
\end{figure}

All these fields act as staging posts for entries being written to or read from the TLB. But some of them are more magic than that...

\textit{EntryHi[VPN2]}: is the page-pair address to be matched by the entry this reads/writes - see above.

However, on a TLB-related exception \textit{VPN2} is automagically set to the virtual address we were trying to translate when we got the exception. If - as is most often the case - the outcome of the exception handler is to find and install a translation to that address, \textit{VPN2} (and generally the whole of \textit{EntryHi}) will turn out to already have the right values in it.

\textit{EntryHi[ASID]}: does double-duty. It is used to stage data to and from the TLB, but in normal running software it’s also the source of the current "ASID" value, used to extend the virtual address to make sure you only get translations for the current process.
3.8 The TLB and translation

*PageMask[Mask]:* acts as a kind of backward mask, in that a 1 bit means "don’t compare this address bit when matching this address". However, only a restricted range of *PageMask* values are legal (that’s with "1”s filling the *PageMask[Mask]* field from low bits upward, two at a time):

<table>
<thead>
<tr>
<th>PageMask</th>
<th>Size of each output page</th>
<th>PageMask</th>
<th>Size of each output page</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000.0000</td>
<td>4Kbytes</td>
<td>0x007F.E000</td>
<td>4Mbytes</td>
</tr>
<tr>
<td>0x0000.E000</td>
<td>16Kbytes</td>
<td>0x01FF.E000</td>
<td>16Mbytes</td>
</tr>
<tr>
<td>0x0001.E000</td>
<td>64Kbytes</td>
<td>0x07FF.E000</td>
<td>64Mbytes</td>
</tr>
<tr>
<td>0x0007.E000</td>
<td>256Kbytes</td>
<td>0x1FFF.E000</td>
<td>256Mbytes</td>
</tr>
<tr>
<td>0x001F.E000</td>
<td>1 Mbyte</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note that the uTLBs handle only 4Kbyte and 16Kbyte page sizes; other page sizes are down-converted to 4Kbyte or 16Kbyte as they are referenced. For other page sizes this may cause an unexpectedly high rate of uTLB misses, which could be noticeable in unusual circumstances.

Then moving our attention to the output side, the two *EntryLo0-1* are identical in format as shown in Figure 3.13.

![Figure 3.13 Fields in the EntryLo0-1 registers](image)

In *EntryLo0-1*:

*PFN:* the "physical frame number" - traditional OS name for the high-order bits of the physical address. 24 bits of *PFN* together with 12 bits of in-page address make up a 36-bit physical address; but the 74K core has a 32-bit physical address bus, and does not implement the four highest bits (which always read back as zero).

*C:* a code indicating how to cache data in this page - pages can be marked uncacheable and various flavours of cacheable. The codes here are shared with those used in CP0 registers for the cacheability of fixed address regions: see Table 3.3 in Section 3.4.2, "Cacheability options" on page 33.

*D:* the "dirty" flag. In hardware terms it’s just a write-enable (when it’s 0 you can’t do a store using addresses translated here, you’ll get an exception instead). However, software can use it to track pages which have been written to; when you first map a page you leave this bit clear, and then a first write causes an exception which you note somewhere in the OS’ memory management tables (and of course remember to set the bit).

*V:* the "valid" flag. You’d think it doesn’t make much sense - why load an entry if it’s not valid? But this is very helpful so you can make just one of a pair of pages valid.

*G:* the "global" bit. This really belongs to the input side, and there aren’t really two independent values for it. So you should always make sure you set *EntryLo0[G]* and *EntryLo1[G]* the same.

### 3.8.5 TLB initialization and duplicate entries

TLB entries come up to random values on power-up, and must be initialized by hardware before use. Generally, early bootstrap software should go through setting each entry to a harmless “invalid” value.

Since the TLB is a fully-associative array and entries are written by index, it’s possible to load duplicate entries - two or more entries which match the same virtual address/ASID. In older MIPS CPUs it was essential to avoid duplicate entries - even duplicate entries where all the entries are marked “invalid”. Some designs could even suffer hardware
Memory map, caching, reads, writes and translation

damage from duplicates. Because of the need to avoid duplicates, even initialization code ought to use a different virtual address for each invalid entry; it’s common practice to use “kseg0” virtual addresses for the initial all-invalid entries.

Most MIPS Technologies cores protect themselves and you by taking a “machine check” exception if a TLB update would have created a duplicate entry Some earlier MIPS Technologies cores suffer a machine check even if duplicate entries are both invalid. That can happen when initializing. For example, when an OS is initializing the TLB it may well re-use the same entries as already exist - perhaps the ROM monitor already initialized the TLB, and (derived from the same source code) happened to use the same dummy addresses. If you do that, your second initialization run will cause a machine check exception. The solution is for the initializing routine to check the TLB for a matching entry (using the `tlbp` instruction) before each update.

For portability you should probably include the probe step in initialization routines: it’s not essential on the 74K core, where we repeat that the machine check exception doesn’t happen.

### 3.8.6 TLB exception handlers — BadVaddr, Context, and ContextConfig registers

These three registers are provided mainly to simplify TLB refill handlers.

**BadVAddr** is a plain 32-bit register which holds the virtual address which caused the last address-related exception, and is read-only. It is set for the following exception types only: Address error (AdEL or AdES), TLB/XTLB Refill, TLB Invalid (TLBL, TLBS) and TLB Modified (for more on exception codes in `Cause[ExcCode]`, see the notes to Table B.5.)

**Context** contains the useful mix of pre-programmed and borrowed-from-BadVaddr bits shown in Figure 3.14.

| Figure 3.14 Fields in the Context register when Config3CTXTC=0 and Config3SM=0 |
|---|---|---|---|---|
| 31 | 23 | 22 | 4 | 3 | 2 | 1 | 0 |
| PTEBase | | | BadVPN2 | | | | 0 |

**Context[PTEBase,BadVPN2]**: the PTEBase field is just software-writable and readable, with no hardware effect.

The **PTEBase** field is for use by the operating system and is normally written with a value that allows the operating system to use the Context Register as a pointer into the current PTE array in memory. The field has no direct hardware effect. The **BadVPN2** field is written by hardware on a TLB exception. It contains bits VA_{31..13} of the virtual address that caused the exception.

In a preferred scheme for software management of page tables, PTEBase can be set to the base address of a (suitably aligned) page table in memory; then the BadVPN2 number (see below) comes from the virtual address associated with the exception——it’s just bits from BadVaddr, repackaged. In this case the virtual address bits are shifted such that each ascending 8Kbyte translation unit generates another step through a page table (assuming that each entry is 2 x 32-bit words in size — reasonable since you need to store at least the two candidate `EntryLo0-1` values in it).

An OS which can accept a page table in this format can contrive that in the time-critical simple TLB refill exception, Context automagically points to the right page table entry for the new translation.

This is a great idea, but modern OS’ tend not to use it — the demands of portability mean it’s too much of a stretch to bend the page table information to fit this model.
If $\text{Config3}_{\text{CTXTC}} = 0$ and $\text{Config3}_{\text{SM}} = 0$, then the Context register is organized in such a way that the operating system can directly reference a 16-byte structure in memory that describes the mapping. For PTE structures of other sizes, the content of this register can be used by the TLB refill handler after appropriate shifting and masking.

If $\text{Config3}_{\text{CTXTC}} = 0$ and $\text{Config3}_{\text{SM}} = 0$ then a TLB exception (TLB Refill, TLB Invalid, or TLB Modified) causes bits $VA_{31..13}$ of the virtual address to be written into the $\text{BadVPN2}$ field of the Context register. The $\text{PTEBase}$ field is written and used by the operating system.

The $\text{BadVPN2}$ field of the Context register is not defined after an address error exception and this field may be modified by hardware during the address error exception sequence.

Figure 3.14 shows the format of the Context Register when $\text{Config3}_{\text{CTXTC}} = 0$ and $\text{Config3}_{\text{SM}} = 0$.

If $\text{Config3}_{\text{CTXTC}} = 1$ or $\text{Config3}_{\text{SM}} = 1$ then the pointer implemented by the Context register can point to any power-of-two-sized PTE structure within memory. This allows the TLB refill handler to use the pointer without additional shifting and masking steps. Depending on the value in the ContextConfig register, it may point to an 8-byte pair of 32-bit PTEs within a single-level page table scheme, or to a first level page directory entry in a two-level lookup scheme.

If $\text{Config3}_{\text{CTXTC}} = 1$ or $\text{Config3}_{\text{SM}} = 1$ then the a TLB exception (Refill, Invalid, or Modified) causes bits $VA_{X+9..Y+9}$ to be written to a variable range of bits “$(X-1):Y$” of the Context register, where this range corresponds to the contiguous range of set bits in the ContextConfig register. Bits $31:X$ are R/W to software, and are unaffected by the exception. Bits $Y-1:0$ will always read as 0. If $X = 23$ and $Y = 4$, i.e. bits $22:4$ are set in ContextConfig, the behavior is identical to the standard MIPS32 Context register (bits $22:4$ are filled with $VA_{31..13}$). Although the fields have been made variable in size and interpretation, the MIPS32 nomenclature is retained. Bits $31:X$ are referred to as the $\text{PTEBase}$ field, and bits $X-1:Y$ are referred to as $\text{BadVPN2}$.

The value of the Context register is UNPREDICTABLE following a modification of the contents of the ContextConfig register.

Figure 3.15 shows the format of the Context Register when $\text{Config3}_{\text{CTXTC}} = 1$ or $\text{Config3}_{\text{SM}} = 1$.

**Figure 3.15 Fields in the Context register when Config3CTXTC=1 or Config3SM=1**

<table>
<thead>
<tr>
<th>31</th>
<th>X</th>
<th>X-1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PTEBase</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>BadVPN2</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The ContextConfig register defines the bits of the Context register into which the high order bits of the virtual address causing a TLB exception will be written, and how many bits of that virtual address will be extracted. Bits above the selected of the Context register are R/W to software and serve as the PTEBase field. Bits below the selected field of the Context register will read as zeroes.

The field to contain the virtual address index is defined by a single block of contiguous non-zero bits within the ContextConfig register’s VirtualIndex field. Any zero bits to the right of the least significant one bit cause the corresponding Context register bits to read as zero. Any zero bits to the left of the most significant one bit cause the corresponding Context register bits to be R/W to software and unaffected by TLB exceptions.

A value of all ones in the ContextConfig register means that the full 32 bits of the faulting virtual address will be copied into the context register, making it duplicate the BadVAddr register. A value of all zeroes means that the full 32 bits of the Context register are R/W for software and unaffected by TLB exceptions.
The `ContextConfig` register is optional and its existence is denoted by the `Config3_CTXTC` or `Config3_SM` register fields.

Figure 3.16 shows the formats of the `ContextConfig` Register.

**Figure 3.16 Fields in the ContextConfig register**

VirtualIndex is a mask of 0 to 32 contiguous 1 bits that cause the corresponding bits of the Context register to be written with the high-order bits of the virtual address causing a TLB exception. Behavior of the processor is UNDEFINED if non-contiguous 1 bits are written into the register field.

It is permissible to implement a subset of the `ContextConfig` register, in which some number of bits are read-only and set to one or zero as appropriate. It is possible for software to determine which bits are implemented by alternately writing all zeroes and all ones to the register, and reading back the resulting values. Table 3.7 describes some useful `ContextConfig` values.

### Table 3.7 Recommended ContextConfig Values

<table>
<thead>
<tr>
<th>Value</th>
<th>Page Table Organization</th>
<th>Page Size</th>
<th>PTE Size</th>
<th>Compliance</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000000000000007fff8</td>
<td>Single Level</td>
<td>4K</td>
<td>64 bits/page</td>
<td>REQUIRED</td>
</tr>
<tr>
<td>0x000000000000003fff8</td>
<td>Single Level</td>
<td>4K</td>
<td>32 bits/page</td>
<td>RECOMMENDED</td>
</tr>
<tr>
<td>0x000000000000007fff8</td>
<td>Single Level</td>
<td>2K</td>
<td>32 bits/page</td>
<td>RECOMMENDED</td>
</tr>
<tr>
<td>0x00000000000000fff8</td>
<td>Single Level</td>
<td>1K</td>
<td>32 bits/page</td>
<td>RECOMMENDED</td>
</tr>
</tbody>
</table>
3.8 The TLB and translation
This chapter is not very long, because in user mode one MIPS32-compliant CPU looks much like another. But not everything — sections include:

- **Section 4.1, "User-mode accessible “Hardware registers”"**
- **Section 4.2, "Prefetching data": how it works.**
- **Section 4.3, "Using “synci” when writing instructions": writing instructions without needing to use privileged cache management instructions.**
- **Section 4.4, "The multiplier": multiply, multiply/accumulate and divide timings.**
- **Section 4.5, "Tuning software for the 74K™ family pipeline": for determined programmers, and for compiler writers. It includes information about the timing of the DSP ASE instructions.**
- **Section 4.6 “Tuning floating-point": the floating-point unit often runs at half speed, and some of its interactions (particularly about potential exceptions) are complicated. This section offers some guidance about the timing issues you’ll encounter.**

### 4.1 User-mode accessible “Hardware registers”

The 74K core complies with Revision 2 of the MIPS32 specification, which introduces **hardware registers**: CPU-dependent registers which are readable by unprivileged user space programs, usually to share information which is worth making accessible to programs without the overhead of a system call.

The hardware registers provide useful information about the hardware, even to unprivileged (user-mode) software, and are readable with the `rdhwr` instruction. [MIPS32] defines four registers so far. The OS can control access to each register individually, through a bitmask in the CP0 register `HWREna` - (set bit 0 to enable register 0 etc). `HWREna` is cleared to all-zeroes on reset, so software has to explicitly enable user access — see **Section 5.6 “The HWREna register - Control user rdhwr access”.** Privileged code can access any hardware register.

The five standard registers are:

- **CPUNum (0):** Number of the CPU on which the program is currently running. This comes directly from the coprocessor 0 `EBase[CPUNum]` field.

- **SYNCL_Step (1):** the effective size of an L1 cache line\(^\text{14}\); this is now important to user programs because they can now do things to the caches using the `synci` instruction to make instructions you’ve written visible for execution. Then `SYNCL_Step` tells you the “step size” - the address increment between successive `synci`’s required to cover all the instructions in a range.

---

\(^{14}\) Strictly, it’s the lesser of the I-cache and D-cache line size, but it’s most unusual to make them different.
4.2 Prefetching data

If `SYNCI_Step` returns zero, that means that your hardware ensures that your caches are instruction/data coherent, and you don’t need to use `synci` at all.

- **CC (2):** user-mode read-only access to the CP0 `Count` register, for high-resolution counting. Which wouldn’t be much good without.
- **CCRes (3):** which tells you how fast `Count` counts. It’s a divisor from the pipeline clock — if the `rdhwr` instruction reads a value of “2”, then `Count` increments every 2 cycles, at half the pipeline clock rate. For 74K family cores that is precisely what you will read.
- **UL (30):** user-mode read-only access to the CP0 `UserLocal` register. This register can be used to provide a thread identifier to user-mode programs. See Section C.4.2 “The UserLocal register” for more details.

### 4.2 Prefetching data

MIPS32 CPUs are being increasingly used for computations which feature loops accessing large arrays, and the runtime is often dominated by cache misses.

These are excellent candidates for using the `pref` instruction, which gets data into the cache without affecting the CPUs other state. In a well-optimized loop with prefetch, data for the next iteration can be fetched into the cache in parallel with computation for the last iteration.

It’s a pretty major principle that `pref` should have no software-visible effect other than to make things go faster. `pref` is logically a no-op.FF

The `pref` instruction comes with various possible “hints” which allow the program to express its best guess about the likely fate of the cache line. In 74K family cores the “load” and “store” variants of the hints do the same thing; but it makes good sense to use the hint which matches your program’s intention - you might one day port it to a CPU where it makes a difference, and it can’t do any harm.

The 74K core acts on hints as summarized in Table 4.1.

### 4.3 Using “synci” when writing instructions

The `synci` instruction (introduced with Revision 2 of the MIPS32 architecture specification, [MIPS32]) ensures that instructions written by a program (necessarily through the D-cache, if you’re running cached) get written back from the D-cache and corresponding I-cache locations invalidated, so that any future execution at the address will reliably execute the new instructions. `synci` takes an address argument, and it takes effect on a whole enclosing cache-line sized piece of memory. User-level programs can discover the cache line size because it’s available in a “hardware registers” accessed by `rdhwr`, as described in Section 4.1, "User-mode accessible “Hardware registers”" above.

Since `synci` is modifying the program’s own instruction stream, it’s inherently an “instruction hazard”: so when you’ve finished writing your instructions and issued the last `synci`, you should then use a `jr.hb` or equivalent to call the new instructions — see Section 5.1 “Hazard barrier instructions”.

---

15. This isn’t quite true any more; `pref` with the “PrepareForStore” hint can zero out some data which wasn’t previously zero.
4.4 The multiplier

As is traditional with MIPS CPUs, the integer multiplier is a semi-detached unit with its own pipeline. All MIPS32 CPUs implement:

- **mult/multu**: a 32x32 multiply of two GPRs (signed and unsigned versions) with a 64-bit result delivered in the multiply unit’s pseudo-registers $hi$ and $lo$ (readable only using the special instructions `mfhi` and `mflo`, which are interlocked and stall until the result is available).

- **madd, maddu, msub, msubu**: multiply/accumulate instructions collecting their result in $hi$/$lo$.

- **mul/mulu**: simple 3-operand multiply as a single instruction.
4.5 Tuning software for the 74K™ family pipeline

This section is addressed to low-level programmers who are tuning software by hand and to those working on efficient compilers or code translators.

74K family cores have a complex out-of-order pipeline, which makes fine-grain instruction interactions very difficult to summarize. See Section 1.4 “A brief guide to the 74K™ core implementation” for a reasonably accurate picture of the basic pipeline, from which you will be able to foresee some effects. We hope that a later version of this manual may be able to be more helpful, but with a complex out-of-order CPU like this one you will always get more insight from running code on a real CPU or a cycle-accurate simulator.

4.5.1 Cache delays and mitigating their effect

In a typical 74K CPU implementation a cache miss which has to be refilled from DRAM memory (in the very next chip on the board) will be delayed by a period of time long enough to run 50-200 instructions. A miss or uncached read (perhaps of a device register) may easily be several times slower. These really are important!

Because these delays are so large, there’s not a lot you can do to help a cache-missing program make progress. But every little bit helps. The 74K core has non-blocking loads, so if you can move your load instruction producer away from its consumer, you won’t start paying for your memory delay until you try to run the consuming instruction.

Compilers and programmers find it difficult to move fragments of algorithm backwards like this, so the architecture also provides prefetch instructions (which fetch designated data into the D-cache, but do nothing else). Because they’re free of most side-effects it’s easier to issue prefetches very early. Any loop which walks predictably through a large array is a candidate for prefetch instructions, which are conveniently placed within one iteration to prefetch data for the next.

The pref PrepareForStore prefetch saves a cache refill read, for cache lines which you intend to overwrite in their entirety. Read more about prefetch in Section 4.2, "Prefetching data" above.

Tuning data-intensive common functions

Bulk operations like bcopy() and bzero() will benefit from CPU-specific tuning. To get excellent performance for in-cache data, it’s only necessary to reorganize the software enough to cover the address-to-store and load-to-use delays. But to get the loop to achieve the best performance when cache missing, you probably want to use some prefetches. MIPS Technologies may have example code of such functions — ask.

- **div/divu**: divide - the quotient goes into `lo` and the remainder into `hi`.

Many of the most powerful instructions in the MIPS DSP ASE are variants of multiply or multiply-accumulate operations, and are described in Chapter 9, “The MIPS32® DSP ASE” on page 121Chapter 7, “The MIPS32® DSP ASE” on page 87. The DSP ASE also provides three additional “accumulators” which behave like the `hi/lo` pair.

No multiply/divide operation ever produces an exception - even divide-by-zero is silent - so compilers typically insert explicit check code where it’s required.

The 74K core multiplier is high performance and pipelined; multiply/accumulate instructions can run at a rate of 1 per clock, but a 32×32 3-operand multiply takes six clocks longer than a simple ALU operation. Divides use a bit-per-clock algorithm, which is short-cut for smaller dividends. Multiply/divide instructions are generally slow enough that it is difficult to arrange programs so that their results will be ready when needed.
4.5.2 Branch delay slot

It’s a feature of the MIPS architecture that it always attempts to execute the instruction immediately following a branch. The rationale for this is that it’s extremely difficult to fetch the branch target quickly enough to avoid a delay, so the extra instruction runs “for free”...

Most of the time, the compiler deals well with this single delay slot. MIPS low-level programmers find it odd at first, but you get used to it!

4.6 Tuning floating-point

It seemed to make more sense to put this information into the FPU chapter: read from Section 6.5 “FPU pipeline and instruction timing”.
4.7 Branch misprediction delays

In a long-pipeline design like this, branches would be expensive if you waited until the branch was executed before fetching any more instructions. See Section 1.4 “A brief guide to the 74K core implementation” for what is done about this: but the upshot is that where the fetch logic can’t compute the target address, or guesses wrong, that’s going to cost 12 or more lost cycles (since when we’re not blocked on a cache miss we hope to average substantially more than one instruction per clock, that’s worse than it sounds). It does depend what sort of branch: the conditional branch which closes a tight loop will almost always be predicted correctly after the first time around.

However, too many branches in too short a period of time can overwhelm the ability of the instruction fetch logic to keep ahead with its predictions, even if the predictions are almost always right. Three empty cycles occur between the delivery of the branch delay slot instruction and the first instruction(s) from the branch target location. Where branchy code can be replaced by conditional moves or tight loops “unrolled” a little to get at least 6-8 instructions between branches, you’ll get significant benefits.

The branch-likely instructions deprecated by the MIPS32 architecture document are predicted just like any other branch. Misprediction of branch-likelies costs an extra cycle or two, because the branch and the delay slot instruction needs to be re-executed after a mispredict. Branch-likely instructions sometimes improve the performance of small loops on 74K family cores, but they set problems for the designers of complex CPUs, and may one day disappear from the standard. Good compilers for the MIPS32 architecture should provide an option to avoid these instructions.

4.8 Load delayed by (unrelated) recent store

Load instructions are handled within the execution unit (the AGEN pipeline) with “standard” timing, just so long as they hit in the cache. When a load misses (or, handled the same way, turns out to be uncached) then a dependent operation which has already been issued will have to be replayed if the dependent instruction has been dispatched. That generates long delays, but you already know about that. If the dependent instruction has not been dispatched at all then it will wait in the DDQ until the load data becomes available.

However, store instructions are graduated before they are completed — which sounds problematic, but in fact you can’t afford to let instructions write the cache (or commit a write to real memory) until they graduate and cease to be speculative.

This presents a problem. A programmer may write code which stores a value in memory, then immediately loads the same value. The CPU pipeline detects circumstances where instructions are dependent for register values, but cannot go doing the same for addresses. The load can get the right data from an incomplete store as a side-effect of checking whether the data we want might be in the FSB (the “fill/store buffer”) attached to the D-cache: see Section 3.3.1 “Read/write ordering and cache/memory data queues in the 74K core” for more information. The store data can also be in intermediate stages/queues before being written into the FSB. Any data that matches stores in such intermediate queues will also be bypassed back to the pipeline as if the load hit in the cache.

4.9 Minimum load-miss penalty

74K family cores will typically run at high frequencies, so any load which misses in the L1 D-cache is likely to be substantially delayed, waiting for the memory data to come back. However, if you ever use the core with a very fast memory, it’s worth observing that even a fast-serviced miss is still a serious event. If an instruction which consumes the loaded data issues before we’re sure the load missed (and most of the time the consumer will only be a few places behind in instruction sequence, and will have issued), then that instruction will have to be re-executed by stopping execution and starting again on the consuming instruction. That means it has to be re-fetched from the I-cache, and involves a delay of 15 cycles or so.
4.10 Data dependency delays

The 74K core’s out-of-order pipeline does a very good job of running dependent instructions as soon as possible, in hardware. So to some extent it makes it unnecessary to manage data delays by moving instructions around in the program sequence (and if you feel you should try, it makes it tricky to predict the effect of your tuning). Ideally, you should use an instrumented real CPU or cycle-accurate simulator to get insight into detailed tuning effects.

Compilers might reasonably try to schedule code to create more opportunities for dual-issue and so that instructions might be issued at full speed despite dependencies, but should rarely do so if the cost is significant — the hardware is already gaining much of this advantage within its out-of-order window (think of it as looking 7-15 instructions ahead in the program sequence), and compiler scheduling will not be worth many extra instructions or significant code bloat unless it reaches beyond such a window. Loop unrolling will often help, but local scheduling will be unlikely to make a lot of difference.

We’ve attempted to tabulate all possible producer/consumer delays affecting user-level code (we’re not discussing CP0 registers here), but excluding floating point (which is in the next section). These are just fixed delays, of course: if a load misses in the cache, that’s different (and there are notes about it, above).

The MIPS instruction set is efficient for short pipelines because, most of the time, dependent instructions can be run nose-to-tail, just one clock apart, without extra delay. Even in the more sophisticated 74K family CPUs, most dependent instructions can run just two clocks apart. Each register has a “standard” place in the pipeline where the producer should deliver its value and another place in the pipeline where the consumer picks it up: where those places are 1 cycle apart, the dependent instructions to run in successive cycles. Producer/consumer delays happen when either the producer is late delivering a result to the register (a “lazy producer”), or the consumer insists on obtaining its operand early (an “eager consumer”). If a lazy producer feeds an eager consumer, the delays add up.

Most of these delays are hidden by out-of-order execution. Moreover, non-dependent ALU and AGEN instructions may be issued simultaneously, so sometimes even a delay of zero cycles is painful.

Different register classes are read/written in different “standard” pipeline slots, so it’s important to be clear what class of registers is involved in any of these delays. For non-floating-point user-level code, there are just three:

• General purpose registers (“GPR”).

• The multiply unit’s $hi/lo$ pair together with the three additional multiply-unit accumulators defined by the MIPS DSP ASE (“ACC”).

The MIPS architecture encourages implementations to provide integer multiply and divide operations in a separately-pipelined unit (see Section 4.4 “The multiplier”), and in 74K family cores this unit is capable of doing multiply-accumulate operations at a rate of one per clock. No multiply unit operation ever causes an exception, which makes the longer multiply-unit pipeline rather invisible. It shows up in late delivery of GPR values by those few multiply-unit instructions which deliver GPR results.

• The fields of the $DSPControl$ register, used for condition codes and exceptional conditions resulting from DSP ASE operations.

So that gives us two tables: Table 4.2 for our eager consumers, and Table 4.3 for the producers (we’ve listed even the non-lazy producers, since there aren’t very many of them).
## Table 4.2 Register → eager consumer delays

<table>
<thead>
<tr>
<th>Reg →</th>
<th>Eager consumer</th>
<th>Del</th>
<th>Applies when...</th>
</tr>
</thead>
<tbody>
<tr>
<td>GPR →</td>
<td>load/store</td>
<td>1</td>
<td>the GPR value is an address operand. Store data is not needed early.</td>
</tr>
<tr>
<td>ACC →</td>
<td>multiply instructions</td>
<td>3</td>
<td>the ACC value came from any multiply instruction which saturates the accumulator value.</td>
</tr>
<tr>
<td>ACC →</td>
<td>DSP instructions which extract selected bits from an accumulator: <code>extp</code>..., <code>extr</code>... etc.</td>
<td>3</td>
<td>Always</td>
</tr>
<tr>
<td></td>
<td>DSP instructions which write a shifted value back to the accumulator: <code>mthlip</code>, <code>shilo</code>, <code>shilov</code>.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 4.3 Producer → register delays

<table>
<thead>
<tr>
<th>Lazy producer</th>
<th>Reg</th>
<th>Del</th>
<th>Applies when...</th>
</tr>
</thead>
<tbody>
<tr>
<td>All bitwise logical instructions, including immediate versions</td>
<td>GPR</td>
<td>0</td>
<td>These instructions only are “not lazy”: their result can be used in the next cycle by any ALU instruction. Note that <code>addu rd,rs,$0</code> is used for <code>mov</code>. Results from <code>add, addi, addi</code> and <code>addiu</code> are available to consumers in ALU pipe with 0 delay. Consumers in AGEN pipe will see a delay of 1.</td>
</tr>
<tr>
<td><code>lui</code></td>
<td>GPR</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td><code>addu rd,rs,$0</code> (add zero, aka <code>mov</code>)</td>
<td>GPR</td>
<td>1</td>
<td>2-beat ALU for all but the simplest operations</td>
</tr>
<tr>
<td><code>sll</code> with shift amount 8 or less</td>
<td>GPR</td>
<td>2</td>
<td>Always</td>
</tr>
<tr>
<td><code>srl</code> with shift amount 25 or more</td>
<td>GPR</td>
<td>3</td>
<td>Run in the AGEN pipeline. They create trouble because they implicitly have three register operands (the “no-move” case is handled by reading the original value of the destination register and writing it back) — but in 74K cores an instruction may only use two read ports in the register file. So a conditional move instruction is issued in two consecutive clock phases: one to do the move, one to fetch the original value and write it back again. That makes sure that the right value is available in the CB entry and the pipeline bypasses.</td>
</tr>
<tr>
<td><code>set-on-condition (slt, slti, sltiu, sltu)</code></td>
<td>GPR</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td><code>seb, seh</code></td>
<td>GPR</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td><code>add, addu, addi, addiu</code></td>
<td>GPR</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>Any other ALU instruction</td>
<td>GPR</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>Any load</td>
<td>GPR</td>
<td>2</td>
<td>That’s a cached load which hits, of course.</td>
</tr>
<tr>
<td><code>sc</code> (store conditional)</td>
<td>GPR</td>
<td>8</td>
<td>The GPR is receiving the success/failure code. The instruction which consumes this code is not issued until the store has graduated and been acted on. The delay could be longer if there is work queued up in the load/store pipe, but in the normal <code>ll/sc</code> busy loop the dependency on the <code>ll</code> load will have left the pipe idle.</td>
</tr>
<tr>
<td>Integer multiply instructions producing a GPR result (<code>mul, mulu</code> etc.)</td>
<td>GPR</td>
<td>6</td>
<td>Always (because the multiply unit pipeline is longer than the integer unit’s).</td>
</tr>
<tr>
<td>Instructions reading accumulators and writing GPR (e.g. <code>mflo</code>).</td>
<td>ACC</td>
<td>10-20</td>
<td>dividend 255 or less</td>
</tr>
<tr>
<td><code>div, divu</code></td>
<td>ACC</td>
<td>10-50</td>
<td>dividend 256 or more</td>
</tr>
</tbody>
</table>
4.10 Data dependency delays

**How to use the tables**

Suppose we’ve got an instruction sequence like this one:

- `addiu $a0, $a0, 8`  # [1]
- `lw $t0, 0($a0)`
- `lw $t1, 4($a0)`
- `addu $t2, $t0, $t1`  # [2]
- `mul $v0, $t2, $t3`
- `sw $v0, 0($a1)`  # [3]

Then a look at the tables should help us discover whether any instructions will be held up. Look at the dependencies where an instruction is dependent on its predecessor:

1] The `lw` will be held up by two clocks. One clock because `addiu` takes 2 clocks to produce its result, and another because its GPR address operand `$a0` was computed by the immediately preceding instruction (see the “load/store address” box of Table 4.2.) The second `lw` will be OK.

2] The `addu` will be two clocks late, because the load data from the preceding `lw` arrives late in the GPR `$t1` (see the “load” box of Table 4.3.)

3] The `sw` will be 6 clocks late starting while it waits for a result from the multiply pipe (the “multiply” box of Table 4.3.)

These can be additive. In the pointer-chasing sequence:

- `lw $t1, 0($t0)`
- `lw $t2, 0($t1)`

The second load will be held up three clocks: two because of the late delivery of load data in `$t1` (“load” box of Table 4.3), plus another because that data is required to form the address (“load/store address” box of Table 4.2.)

**Delays caused by dependencies on DSPControl fields**

Some DSP ASE instructions are dependent because they produce and consume values kept in fields of the `DSPControl` register. However, the most performance-critical of these dependencies are “by-passed” to make sure no delay will occur - those are the dependencies between:

- `addsc` → `DSPControl[c]` → `addwc`
- `cmp.x` → `DSPControl[ccond]` → `pick.x`
- `wrdsdp` → `DSPControl[pos,scount]` → `insv`

But other dependencies passed in `DSPControl` may cause delays; in particular the `DSPControl[oulflag]` bits set by various kinds of overflow are not ready for a succeeding `rddsp` instruction. The access is interlocked, and will lead to a delay of up to three clocks. We don’t expect that to be a problem (but if you know different, please get in touch with MIPS Technologies).

**4.10.1 More complicated dependencies**

There can be delays which are dependent on the dynamic allocation of resources inside the CPU. In general you can’t really figure out how much these matter by doing a static code analysis, and we earnestly advise you to get some kind of high-visibility cycle-accurate simulator or trace equipment.
4.11 Advice on tuning instruction sequences (particularly DSP)

DSP algorithm functions are often the subject of intense tuning. There is some specific and helpful advice (with examples) included in the white paper [DSPWP] published by MIPS Technologies.

But you need to know the basic latencies of instructions as executed by the 74K core (that is, how many cycles later can a dependent instruction be issued). For these purposes there are four classes of instructions:

- A group of specially-simple ALU instructions run in one cycle. This includes bitwise logical instructions, \texttt{mov} (an alias for \texttt{addu} with $0$), shifts up to 8 positions down or up, test-and-set instructions, and sign-extend instructions. See the list at the top of Table 4.3.

- Simple DSP ASE operations (no multiply, no saturation) have 2-cycle latency, the same as most regular MIPS32 arithmetic.

- Non-multiply DSP instructions which feature saturation or rounding have 3-cycle latency.

- Special DSP multiply operations (or any other access to the multiply unit accumulators): these have timings like standard multiply and multiply-accumulate instructions, so they’re in with the multiply operations under the next heading.

- Instruction dependencies relating to different fields in the \texttt{DSPControl} register are tracked separately, and efficiently, as if they were separate registers. But any \texttt{rddsp} or \texttt{wrdsp} instruction which reads/writes multiple fields at once is dependent on multiple fields, and that can’t be tracked through the CB system. Such a \texttt{rddsp} is not issued until all predecessors have graduated, and such a \texttt{wrdsp} must graduate before its successors can issue. You can often avoid this by using the “masked” versions of these instructions to read or write only the field you’re particularly interested in.

4.12 Multiply/divide unit and timings

As is traditional with MIPS CPUs, the integer multiplier is a semi-detached unit with its own pipeline. All MIPS32 CPUs implement:

- \texttt{mult/multu}: multiply two 32-bit numbers from GPRs (signed and unsigned versions) with a 64-bit result delivered in the multiply unit’s accumulator. The accumulator was traditionally seen as pseudo-registers \texttt{hi} and \texttt{lo}, readable only using the special instructions \texttt{mfhi} and \texttt{mflo}. Operations into the accumulator do not hold up the main CPU and run independently, but \texttt{mfhi/mflo} are interlocked and delay execution as required until the result is available.

- \texttt{madd, maddu, msb, msbu}: multiply/accumulate instructions collecting their result in the accumulator.

- \texttt{mul/mulu}: simple 3-operand multiply as a single instruction.

- \texttt{div/divu}: divide - the quotient goes into \texttt{lo} and the remainder into \texttt{hi}.

Many of the most powerful instructions in the MIPS DSP ASE are variants of multiply or multiply-accumulate operations, and are described in Chapter 7, “The MIPS32® DSP ASE” on page 87. The DSP ASE also provides three additional “accumulators” which behave like the \texttt{hi/lo} pair: the now four accumulators are called \texttt{ac0-3}). When we talk about the “multiply/divide” group of instructions we include any instruction which reads or writes any accumulator.
No multiply/divide operation ever produces an exception - even divide-by-zero is silent — compilers typically insert explicit check code where it’s required.

Timing varies. Multiply-accumulate instructions (there are many different flavors of MAC in the DSP ASE) have been pipelined and tuned to achieve a 1-instruction-per-clock repeat rate, even for sequences of instructions targeting the same accumulator. But because that requires a relatively long pipeline, multiply/divide unit instructions which produce a result in a GP register are relatively “slow”: for example, an instruction consuming the register value from a `mflo` will not be issued until at least 7 cycles after the `mflo`.

Divides are much slower again. All the timings are summarized in Table 4.3.

What that means is that in an instruction sequence like:

```
mult $1, $2
mflo $3
addu $2, $3, 1
```

The `mflo` will be issued 4 cycles after the `mult`, and the `addu` will go at least 2 cycles after the `mflo`. The execution unit may (or may not) be able to find other instructions to keep it busy, but each trip through that code sequence will take a minimum of 9 cycles.
Chapter 5

Kernel-mode (OS) programming and Release 2 of the MIPS32® Architecture

[MIPS32] tells you how to write OS code which is portable across all compliant CPUs. Most OS code should be CPU-independent, and we won’t tell you how to write it here. But release 2 of the MIPS32 Specification [MIPS32] introduced a few new optional features which are not yet well known, so are worth describing here:

• A better way of managing software-visible pipeline and hardware delays associated with CP0 programming in Section 5.1, ”Hazard barrier instructions”.

• New interrupt facilities described in Section 5.2, ”MIPS32® Architecture Release 2 - enhanced interrupt system(s)”;

• That led on to Section 5.3.1 “Summary of exception entry points”: where do exceptions go, and what options are available?

• The ability to use one or more extra sets of registers (“shadow sets”) to reduce context-saving overhead in interrupt handlers, in Section 5.4, ”Shadow registers”.

• How to get at any power-saving features, in Section 5.5, ”Saving Power”

• How to control user-privilege access to “hardware registers”, in Section 5.6 “The HWREna register - Control user rdhwr access”.

5.1 Hazard barrier instructions

When privileged “CP0” instructions change the machine state, you can get unexpected behavior if an effect is deferred out of its normal instruction sequence. But that can happen because the relevant control register only gets written some way down the pipeline, or because the changes it makes are sensed by other instructions early in their pipeline sequence: this is called a CP0 hazard.

Your 74K family core offers you the option of removing many CP0 hazards by setting the Config7[IHB] option bit as described in the notes to Table B.3. But you might be better off sticking to the rules described in [MIPS32], so your code will run on any compliant CPU: it may be best to see this feature as the way to rescue legacy code.

It’s possible to get hazards in user mode code too, and many of the instructions described here are not solely for kernel-privilege code. But they’re most often met around CP0 read/writes, so they found their way to this chapter.

Traditionally, MIPS CPUs left the kernel/low-level software engineer with the job of designing sequences which are guaranteed to run correctly, usually by padding the dangerous operation with enough nop or ssnop instructions.

From Release 2 of the MIPS32 specification this is replaced by explicit hazard barrier instructions. If you execute a hazard barrier between the instruction which makes the change (the “producer”) and the instruction which is sensitive to it (the “consumer”), you are guaranteed that the change will be seen as complete. Hazards can appear when the pro-
5.2 MIPS32® Architecture Release 2 - enhanced interrupt system(s)

The features for handling interrupts include:

- **Vectored Interrupt (VI) mode** offers multiple entry points (one for each of the interrupt sources), instead of the single general exception entry point.

  **External Interrupt Controller (EIC) mode** goes further, and reinterprets the six core interrupt input signals as a 64-value field - potentially 63 distinguished interrupts each with their own entry point (the zero code, of course, is reserved to mean “no interrupt active”).

ducer affects even the instruction fetch of the consumer - that’s an “instruction hazard” - or only affecting the operation of the consuming instruction (an “execution hazard”). Hazard barriers come in two strengths: **ehb** deals only with execution hazards, while **eret, jr.hb** and **jalr.hb** are barriers to both kinds of hazard.

In most implementations the strong hazard barrier instructions are quite costly, often discarding most or all of the pipeline contents: they should not be used indiscriminately. For efficiency you should use the weaker **ehb** where it is enough. Since some implementations work by holding up execution of all instructions after the barrier, it’s preferable to place the barrier just before the consumer, not just after the producer.

For example you might be updating a TLB entry:

```
mtc0 Index, t0
# other stuff, if there’s stuff to do
ehb
tlbwi
jr.hb ra
```

The **ehb** makes sure that the change to **Index** has been made before you attempt to write the TLB entry, which is fine. But updating the TLB might affect how instructions are fetched in mapped space, so you should not return to code which might be running in mapped space until you’ve cleared the “instruction hazard”. That’s dealt with by the **jr.hb**.

The unconditional hardware interlock between an **mtco** and an **mfco** instruction has been removed. An **ehb** instruction is now required between an MTC0 and a MFC0 instruction type only when there is a CP0 register dependency. This optimization reduces the stall cycles incurred by software TLB refill exception handlers when accessing exception and TLB-related state. The reduction in overhead of handling TLB refill exceptions has a significant impact on system performance. For more information, refer to the description of the **sync** instruction in the *74K™ Software User’s Manual*.

**Porting software to use the new instructions**

If you know your software will only ever run on a MIPS32 Release 2 or higher CPU, then that’s great. But to maintain software which has to continue running on older CPUs:

- **ehb is a no-op**: on all previous CPUs. So you can substitute an **ehb** for the last no-op in your sequence of “enough no-ops”, and your software is now safe on all future CPUs which are compliant with Release 2.

- **jr.hb and jalr.hb**: are decoded as plain jump-register and call-by-register instructions on earlier CPUs. Again, provided you already had enough no-ops for your worst-case older CPU, your system should now be safe on Release 2 and higher CPUs.
Both these modes need to be explicitly enabled by setting bits in the `Config3` register; if you don’t do that, the CPU behaves just as the original (release 1) MIPS32 specification required.

- Shadow registers - alternate sets of registers, often reserved for interrupt handlers, are described in Section 5.4, “Shadow registers”. Interrupt handlers using shadow registers avoid the overhead of saving and restoring user GPR values.

- The `Cause[TI]`, `Cause[FDCI]`, and `Cause[PCI]` bits (see Section B.1.3.1 “The Cause register”) provide a direct indication of pending interrupts from the on-core timer, fast debug channel, and performance counter subsystems (these interrupts are potentially shared with other interrupt inputs, and it previously required system-specific programming to discover the source of the interrupt and handle it appropriately).

The new interrupt options are enabled by the `IntCtl` register, whose fields are shown in Figure 5.1.

![Figure 5.1 Fields in the IntCtl Register](image)

**IntCtl**

<table>
<thead>
<tr>
<th></th>
<th>IPTI</th>
<th>IPPCI</th>
<th>IPFDCI</th>
<th>VS</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**IntCtl[IPTI, IPPCI, IPFDCI]**: IPTI, IPPCI, and IPFDCI are read-only 3-bit fields, telling you how internal timer, performance counter, and fast debug channel interrupts are wired up. They are relevant in non-vectored and simple-vectored ("VI") interrupt modes, but not if you’re using an EIC interrupt controller.

Read this field to get the number of the `Cause[IPnn]` where the corresponding interrupt is seen. Because `Cause[IP1-0]` are software interrupt bits, unconnected to any input, legal values for `IntCtl[IPTI]`, `IntCtl[IPPCI]`, and `IntCtl[IPFDCI]` are between 2 and 7.

The timer, performance counter, and fast debug channel interrupt signals are taken out to the core interface and the SoC designer connects them back to one of the core’s interrupt inputs. The SoC designer is supposed to hard-wire some core inputs which show up as the `IntCtl[IPTI, IPPCI, IPFDCI]` fields to match.

**IntCtl[VS]**: is writable to give you software control of the vector spacing; if the value in VS is VS, you will get a spacing of $32 \times 2^{(VS-1)}$ bytes.

Only values of 1, 2, 4, 8 and 16 work (to give spacings of 32, 64, 128, 256, and 512 bytes respectively). A value of zero gives a zero spacing, so all interrupts arrive at the same address — the legacy behavior.

### 5.2.1 Traditional MIPS® interrupt signalling and priority

Before we discuss the new features, we should remind you what was there already. On traditional MIPS systems the CPU takes an interrupt exception on any cycle where one of the eight possible interrupt sources visible in `Cause[IP]` is active, enabled by the corresponding enable bit in `Status[IM]`, and not otherwise inhibited. When that happens control is passed to the general exception handler (see Table 5.1 for exception entry point addresses), and is recognized by the “interrupt” value in `Cause[ExcCode]`. All interrupt are equal in the hardware, and the hardware does nothing special if two or more interrupts are active and enabled simultaneously. All priority decisions are down to the software.

Six of the interrupt sources are hardware signals brought into the CPU, while the other two are “software interrupts” taking whatever value is written to them in the `Cause` register.
The original MIPS32 specification adds an option to this. If you set the \texttt{Cause[IV]} bit, the same priority-blind interrupt handling happens but control is passed to an interrupt exception entry point which is separate from the general exception handler.

### 5.2.2 VI mode - multiple entry points, interrupt signalling and priority

The traditional interrupt system fits with a RISC philosophy (it leaves all interrupt priority policy to software). It’s also OK with complex operating systems, which commonly have a single piece of code which does the housekeeping associated with interrupts prior to calling an individual device-interrupt handler.

A single entry point doesn’t fit so well with embedded systems using very low-level interrupt handlers to perform small near-the-hardware tasks. So Release 2 of the MIPS32 architecture adds “VI interrupt mode” where interrupts are despatched to one of eight possible entry points. To make this happen:

1. \texttt{Config3[VInt]} must be set, to indicate that your core has the vectored-interrupts feature - but all cores in the 74K family have it;
2. You write \texttt{Cause[IV]} = 1 to request that interrupts use the special interrupt entry point; and:
3. You set \texttt{IntCtl[VS]} non-zero, setting the spacing between successive interrupt entry points.

Then interrupt exceptions will go to one of eight distinct entry points. The bit-number in \texttt{Cause[IP]} corresponding to the highest-numbered active interrupt becomes the “vector number” in the range 0-7. The vector number is multiplied by the “spacing” implied by the OS-written field \texttt{IntCtl[VS]} (see above) to generate an offset. This offset is then added to the special interrupt entry point (already an offset of 0x200 from the value defined in \texttt{EBase}) to produce the entry point to be used.

If multiple interrupts are active and enabled, the entry point will be the one associated with the higher-numbered interrupt: in VI mode interrupts are no longer all equal, and the hardware now has some role in interrupt “priority”.

### 5.2.3 External Interrupt Controller (EIC) mode

Embedded systems have lots of interrupts, typically far exceeding the six input signals traditionally available. Most systems have an external interrupt controller to allow these interrupts to be masked and selected. If your interrupt controller is “EIC compatible” and you use these features, then you get 63 distinct interrupt entry points.

To do this the same six hardware signals used in traditional and VI modes are redefined as a bus with 64 possible values\textsuperscript{16}: 0 means “no interrupt” and 1-63 represent distinct interrupts. That’s “EIC interrupt mode”, and you’re in EIC mode if you would be in VI mode (see previous section) and additionally the \texttt{Config3[VEIC]} bit is set. EIC mode is a little deceptive: the programming interface hardly seems to change, but the meaning of fields change quite a bit.

Firstly, once the interrupt bits are grouped the interrupt mask bits in \texttt{Status[IM]} can’t just be bitwise enables any more. Instead this field (strictly, the 6 high order bits of this field, excluding the mask bits for the software interrupts) is recycled to become a 6-bit \texttt{Status[IPL]} (“interrupt priority level”) field. Most of the time (when running application code, or even normal kernel code) \texttt{Status[IPL]} will be zero; the CPU takes an interrupt exception when the interrupt controller presents a number higher than the current value of \texttt{Status[IPL]} on its “bus” and interrupts are not otherwise inhibited.

\textsuperscript{16} The resulting system will be familiar to anyone who’s used a Motorola 68000 family device (or further back, a DEC PDP/11 or any of its successors).
As before, the interrupt handler will see the interrupt request number in \textit{Cause[IP]} bits - see Section B.1.3.1 “The \textit{Cause} register”; the six MS of those bits are now relabelled as \textit{Cause[RIPL]} (“requested IPL”). In EIC mode the software interrupt bits are not used in interrupt selection or prioritization: see below. But there’s an important difference; \textit{Cause[RIPL]} holds a snapshot of the value presented to the CPU when it decided to take the interrupt, whereas the old \textit{Cause[IP]} bits simply reflected the real-time state of the input signals\textsuperscript{17}.

When an exception is triggered the new IPL - as captured in \textit{Cause[RIPL]} - is used directly as the interrupt number; it’s multiplied by the interrupt spacing implied by \textit{IntCtl[RS]} and added to the special interrupt entry point, as described in the previous section. \textit{Cause[RIPL]} retains its value until the CPU next takes any exception.

\textbf{Software interrupts}: the two bits in \textit{Cause[IP1-0]} are still writable, but now become real signals which are fed out of the CPU core, and in most cases will become inputs - presumably low-priority ones - to the EIC-compliant interrupt controller.

In EIC mode the usual association of the internal timer, performance-counter overflow, and fast debug channel interrupts with individual bits of \textit{Cause[IP]} is lost. These interrupts are turned into output signals from the core, and will themselves become inputs to the interrupt controller. Ask your system integrator how they are wired.

\section*{5.3 Exception Entry Points}

Early versions of the MIPS architecture had a rather simple exception system, with a small number of architecture-fixed entry points.

But there were already complications. When a CPU starts up main memory is typically random and the MIPS caches are unusable until initialized; so MIPS CPUs start up in uncached ROM memory space and the exception entry points are all there for a while (in fact, for so long as \textit{Status[BEV]} is set); these “ROM entry points” are clustered near the top of kseg1, corresponding to 0x1FC0.0000 physical\textsuperscript{18}, which must decode as ROM.

ROM is slow and rigid; handlers for some exceptions are performance-critical, and OS’ want to handle exceptions without relying on ROM code. So once the OS boots up it’s essential to be able to redirect OS-handled exceptions into cached locations mapped to main memory (what exceptions are not OS-handled? well, there are no alternate entry points for system reset, NMI, and EJTAG debug).

So when \textit{Status[BEV]} is flipped to zero, OS-relevant exception entry points are moved to the bottom of kseg0, starting from 0 in the physical map. The cache error exception is an exception... it would be silly to respond to a cache error by transferring control to a cached location, so the cache error entry point is physically close to all the others, but always mapped through the uncached “kseg1” region.

In MIPS CPUs prior to the MIPS32 architecture (with a few infrequent special cases) only common TLB miss exceptions got their own entry point; interrupts and all other OS-handled exceptions were all funneled through a single “general” exception entry point.

\textbf{The MIPS32® architecture: interrupts get their own entry point}

Embedded systems often make heavy use of interrupts and the OS may be less centralized; so MIPS32 CPUs allow you to redirect all interrupts to a new “special interrupt” entry point; you just set a new bit in the \textit{Cause} register, \textit{Cause[IV]} — see Section B.1.3 “Exception control: Cause and EPC registers”.

\textsuperscript{17} Since the incoming IPL can change at any time - depending on the priority views of the interrupt controller - this is essential if the handler is going to know which interrupt it’s servicing.

\textsuperscript{18} Even this address can be changed by a brave and determined SoC integrator, see the note on RBASE in Section 5.3.1 “Summary of exception entry points”.
5.3 Exception Entry Points

**Release 2: relocate all the exception entry points with EBase**

The new-with-release 2 EBase register does two vital jobs: one is to allow software to know which CPU it’s running on and the other is to relocate the exception entry points. It is primarily supplied for multi-CPU systems (or with a MIPS MT CPU, for systems using multiple VPEs).

The latter is necessary because CPUs sharing a memory map (as SMP CPUs often do) have their exception entry points in kseg0. By setting EBase differently on each CPU, you can give them distinct exception handlers.

**Figure 5.2 Fields in the EBase Register**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>EBase[VA]</td>
<td>the base address for the exception vectors, adjustable to a resolution of 4Kbytes. See the exception entry points table for how that moves all the exception entry points. The top two address bits are fixed to “10”, which means that the base address is constrained to being somewhere in the “unmapped” kseg0/kseg1 memory regions.</td>
</tr>
<tr>
<td>EBase[CPUNum]</td>
<td>On single-threaded CPUs this is just a single “CPU number” field (set by the core interface bus SI_CPUNum, which the SoC designer will tie to some suitable value).</td>
</tr>
</tbody>
</table>

By setting EBase on any CPU and/or VPE of a multiprocessor and/or multithreading system to a unique value, that CPU can have its own unique exception handlers.

Write this field only when Status[BEV] is set, so that any unexpected exception will be handled through the ROM entry points (otherwise you would be changing the exception address under your own feet, and the results of that are undefined).

**5.3.1 Summary of exception entry points**

The incremental growth of exception entry points has left no one place where all the entry points are summarized; so here’s Table 5.1. But first:

BASE is 0x8000.0000, as it will be where the software, ignoring the EBase register, leaves it at its power-on value — that’s also compatible with older MIPS CPUs. Otherwise BASE is the 4Kbyte-aligned address found in EBase after you ignore the low 12 bits...

RBASE is the ROM/reset entry point base, usually 0xBFC0.0000. However, 74K family cores can be configured to use a different base address by fixing some input signals to the core. Specifically, if the core is wired with SI_UseExceptionBase asserted, then RBASE bits 29-12 will be set by the values of the inputs SI_ExceptionBase[29:12] (the two high bits will be “10” to select the kseg0/kseg1 regions, and the low 12 bits are always zero). Relocating RBASE is strictly not compliant with the MIPS32 specification and may break all sorts of useful pieces of software, so it’s not to be done lightly.

DebugVectorAddr is an alternative entry point for debug exceptions. It is specified via a drseg memory mapped register of the same name and enabled through the Debug Control Register. The probe handler still takes precedence, but this is higher priority than the regular ROM entry points.
5.4 Shadow registers

In hardware terms, shadow registers are deceptively simple: just add one or more extra copies of the register file. If you can automatically change register set on an exception, the exception handler will run with its own context, and without the overhead of saving and restoring the register values belonging to the interrupted program. On to the details...

MIPS shadow registers come as one or more extra complete set of 32 general purpose registers. The CPU only changes register sets on an exception or when returning from an exception with \texttt{eret}.

\textbf{Selecting shadow sets - SRS\text{C}tI}

The shadow set selectors are in the SRS\text{C}tI register, shown in Figure 5.3.

\begin{itemize}
  \item \texttt{SRS\text{C}tI[HSS]}: the highest-numbered register set available on this CPU (i.e. the number of available register sets minus one.) If it reads zero, your CPU has just one set of GPR registers and no shadow-set facility.
  \item \texttt{SRS\text{C}tI[EICSS]}: In EIC mode, the external interrupt controller proposes a shadow register set number with each requested interrupt (nonzero IPL). When the CPU takes an interrupt, the externally-supplied set number determines the next set and is made visible here in \texttt{SRS\text{C}tI[EICSS]} until the next interrupt.
  \item The CPU is in EIC mode if \texttt{Config3[VEIC]} (indicating the hardware is EIC-compliant), and software has set \texttt{Cause[IV]} to enable vectored interrupts. There’s more about EIC mode in Section 5.2.3 “External Interrupt Controller (EIC) mode”.
\end{itemize}
If the CPU is not in EIC mode, this field reads zero.

In VI mode (no external interrupt controller, $Config3[VInt]$ reads 1 and $Cause[IV]$ has been set 1) the core sees only eight possible interrupt numbers; the $SRSMap$ register contains eight 4-bit fields defining the register set to use for each of the eight interrupt levels.

If you are remaining with “classic” interrupt mode ($Cause[IV]$ is zero), it’s still possible to use one shadow set for all exception handlers — including interrupt handlers — by setting $SRSCtl[ESS]$ non-zero.

$SRSCtl[ESS]$; this writable field is the software-selected register set to be used for "all other" exceptions; that’s other than an interrupt in VI or EIC mode (both have their own special ways of selecting a register set).

Unpredictable things will happen if you set $ESS$ to a non-existent register set number (ie, if you set it higher than the value in $SRSCtl[HSS]$).

$SRSCtl[CSS,PSS]$: $CSS$ is the register set currently in use, and is a read-only field. It’s set on any exception, replaced by the value in $SRSCtl[PSS]$ on an $eret$.

$PSS$ is the "previous" register set, which will be used following the next $eret$. It’s writable, allowing the OS to dispatch code in a new register set; load this value and then execute an $eret$. If you write a larger number than the total number of implemented register sets the result is unpredictable.

You can get at the values of registers in the previous set using $rdpgpr$ and $wrpgpr$.

Just a note: $SRSCtl[PSS]$ and $SRSCtl[CSS]$ are not updated by all exceptions, but only those which write a new return address to $EPC$ (or equivalently, those occasions where the exception level bit $Status[EXL]$ goes from zero to one). Exceptions where $EPC$ is not written include:

- Exceptions occurring with $Status[EXL]$ already set;
- Cache error exceptions, where the return address is loaded into $ErrorEPC$;
- EJTAG debug exceptions, where the return address is loaded into $DEPC$.

**How new shadow sets get selected on an interrupt**

In EIC mode, the external interrupt controller proposes a shadow register set number with each requested interrupt (nonzero IPL). When the CPU takes an interrupt, the externally-supplied set number determines the next set and is made visible in $SRSCtl[EICSS]$ until the next interrupt.

In VI mode (no external interrupt controller) the core sees only eight possible interrupt numbers; the $SRSMap$ register contains eight 4-bit fields, defining the register set to use for each of the eight interrupt levels, as shown in Figure 5.4.

### Figure 5.4 Fields in the $SRSMap$ Register

<table>
<thead>
<tr>
<th>31</th>
<th>28</th>
<th>27</th>
<th>24</th>
<th>23</th>
<th>20</th>
<th>19</th>
<th>16</th>
<th>15</th>
<th>12</th>
<th>11</th>
<th>8</th>
<th>7</th>
<th>4</th>
<th>3</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SSV7</td>
<td>SSV6</td>
<td>SSV5</td>
<td>SSV4</td>
<td>SSV3</td>
<td>SSV2</td>
<td>SSV1</td>
<td>SSV0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

In $SRSMap$, each of the $SSV7-0$ fields has the shadow set number to be used when handling the interrupt for the corresponding $Cause[IP7-0]$ bit. A zero shadow set number means not to use a shadow set. A number than the highest valid set (as found in $SRSCtl[HSS]$) has unpredictable results: don’t do that.
Kernel-mode (OS) programming and Release 2 of the MIPS32® Architecture

If you are remaining with “classic” interrupt mode, it’s still possible to use one shadow set for all exception handlers - including interrupt handlers - by setting SRSCtl[ESS] non-zero.

In “EIC” interrupt mode, this register has no effect and the shadow set number to be used is determined by an input bus from the interrupt controller.

**Software support for shadow registers**

Shadow registers work “as if by magic” for short interrupt routines which run entirely in exception mode (that is, with Status[EXL] set). The shadow registers are not just efficient because there’s no need to save user registers; the shadow registers can also be used to hold contextual information for one or more interrupt routines which uses a particular shadow set. For more ambitious interrupt nesting schemes, software must save and stack copies of SRSCtl[PSS] alongside its copies of EPC; and it’s entirely up to the software to determine when an interrupt handler can just go ahead and use a register set, and when it needs to save values on entry and restore them on exit. That’s at least as difficult as it sounds: shadow sets are probably best used purely for very low-level, high-speed handlers.

5.5 Saving Power

There are basically just a couple of facilities:

In some cores — distinguished by having Config7[Will] set to 1 — a wait condition will be terminated by an active interrupt signal, even if that signal is prevented from causing an interrupt by Status[IE] being clear. It’s not immediately obvious why that behavior is useful, but it avoids a tricky race condition for an OS which uses a wait instruction in its idle loop. For programming details consult Section B.2.1 “The Config7 register”.

- The Status[RP] bit: this doesn’t do anything inside the core, but its state is made available at the core interface as SI_RP. Logic outside the core is encouraged to use this to control any logic which trades off power for speed - most often, that will be slowing the master clock input to the CPU.

5.6 The HWREna register - Control user rdhwr access

HWREna allows the OS to control which (if any) hardware registers are readable in user mode using rdhwr: see also Section 4.1 “User-mode accessible “Hardware registers””.

The low four bits (3-0) relate to the four registers required by the MIPS32 standard. The two high bits (31-30) are available for implementation-dependent use.

The whole register is cleared to zero on reset, so that no hardware register is accessible without positive OS clearance.

| HWREna[Impl:] Read 0. If there were any implementation-dependent hardware registers, you could control access to them here. Currently, no 74K family core has any such extra registers. |
| HWREna[UL]: Set this bit 1 to permit user programs to obtain the value of the UserLocal CP0 register through rdhwr $29. |

Figure 5.5 Fields in the HWREna Register

<table>
<thead>
<tr>
<th>31 30 29 28 4 3 2 1 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>HWREna[Impl]</td>
</tr>
<tr>
<td>0 0</td>
</tr>
</tbody>
</table>
HWREna[CCRes]: Set this bit 1 so a user-mode \texttt{rdhwr 3} can determine whether \textit{Count} runs at the full clock rate or some divisor.

HWREna[CC]: Set this bit 1 so a user-mode \texttt{rdhwr 2} can read out the value of the \textit{Count} register.

HWREna[SYNCI_Step]: Set this bit 1 so a user-mode \texttt{rdhwr 1} can read out the cache line size (actually, the smaller of the L1 I-cache line size and D-cache line size). That line size determines the step between successive uses of the \texttt{synci} instruction, which does the cache manipulation necessary to ensure that the CPU can correctly execute instructions which you just wrote.

HWREna[CPUNum]: Set this bit 1 so a user-mode \texttt{rdhwr 0} reads out the CPU ID number, as found in \texttt{EBase[CPUNum]}. 
Chapter 6

Floating point unit

The 74Kf™ member of the 74K family has a hardware floating point unit (FPU). This:

- **Is a 64-bit FPU:** with instructions working on both 64-bit and 32-bit floating point numbers, whose formats are compatible with the “double precision” and “single precision” recommendations of [IEEE754].

- **Is compatible with the MIPS64 Architecture:** implements the floating point instruction set defined in [MIPS64V2]; because the 74K family integer core is a 32-bit processor, a couple of additional instructions `mfhc1` and `mthc1` are available to help pack and unpack 64-bit values when copying data between integer and FP registers - see Section C.3 “FPU changes in Release 2 of the MIPS32® Architecture” or for full details [MIPS32].

- **Usually runs at half or two-thirds of the integer core’s clock rate:** the design is tested to work with the FPU running at the core speed, but in likely processes the FPU will then limit the achievable frequency of the whole core. You can query the `Config7[FPR,FPR1]` fields in Section B.2.1 “The Config7 register” to check which option is used on your CPU.

- **Can run without an exception handler:** the FPU offers a range of options to handle very large and very small numbers in hardware. With the 74K core full IEEE754 compliance does require that some operand/operation combinations be trapped and emulated, but high performance and good accuracy are available with settings which get the hardware to do everything - see Section 6.4.2, "FPU “unimplemented” exceptions (and how to avoid them)".

- **Omits “paired single” and MIPS-3D extensions:** those are primarily aimed at 3D graphics, and are described as optional in [MIPS64V2].

- **Uses an autonomous 7-stage pipeline:** all data transfers are interlocked, so the programmer is never aware of the pipeline. Compiler writers and daemon subroutine tuners do need to know: there’s timing information in Section 6.5, "FPU pipeline and instruction timing".

- **Has limited dual issue:** the FPU has two parallel pipelines, and under optimum conditions can issue two instructions simultaneously. One handles all arithmetic operations, the other deals with loads, stores and data transfers to/from integer registers.

### 6.1 Data representation

If you’d like to read up on floating point in general you might like to read [SEEMIPSRUN]:. But it’s probably useful to remind you (in Figure 6.1) what 32-bit and 64-bit floating point numbers on MIPS architecture CPUs look like.
Just to remind you:

- **sign**: FP numbers are positive numbers with a separate sign bit; “1” denotes a negative number.
- **mantissa**: represents a binary number. But this is a floating point number, so the units depend on:
- **exp**: the exponent.

When 32-bit data is held in a 64-bit register, the high 32 bits are don’t care.

The MIPS Architecture’s 32-bit and 64-bit floating point formats are compatible with the definitions of “single precision” and “double precision” in [IEEE754].

FP registers can also hold simple 2s-complement signed integers too, just like the same number held in the integer registers. That happens whenever you load integer data, or convert to an integer data type.

Floating point data in memory is endianness-dependent, in just the same way as integer data is; the higher bit-numbered bytes shown in Figure 6.1 will be at the lowest memory location when the core is configured big-endian, and the highest memory location when the core is little-endian.

### 6.2 Basic instruction set

Whenever it makes sense to do so, FP instructions exist in a version for each data type. In assembler that’s denoted by a suffix of:

- .s single-precision
- .d double-precision
- .w 32-bit integer (“word”)
- .l 64-bit integer

There’s a good readable summary of the floating point instruction set in [SEEMIPSRUN];, and you can find the fine technical details in [MIPS64V2].

As a one-minute guide: the FPU provides basic arithmetic (add, multiply, subtract, divide and square root). It’s all register-to-register (like the integer unit). It’s written “destination first” like integer instructions; sometimes that’s unexpected in that `cvt.d.s` is a “convert from single to double”. It has a set of multiply/add instructions which work on *four* registers: `madd a, b, c, d` does

\[ a = c \times d + b \]
Floating point unit

as a single operation. There are a rich set of conversion operations. A bewildering variety of compare instructions record their results in any one of eight condition flags, and there are branch and conditional-move instructions which test those flags.

You won’t find any higher-level functions: no exponential, log, sine or cosine. This is a RISC instruction set, you’re expected to get library functions for those things.

6.3 Floating point loads and stores

FP data does not normally pass through the integer registers; the FPU has its own load and store instructions. The FPU is conceptually a replaceable tenant of coprocessor 1: while arithmetic FP operations get recognizable names like `add.d`, the load/store instructions will be found under names like `ldc1` in [MIPS64V2] and other formal documentation. In assembler code, you’ll more often use mnemonics like `1.d` which you’ll find will work just fine.

Because FP-intensive programs are often dealing with one- or two-dimensional arrays of values, the FPU gets special load/store instructions where the address is formed by adding two registers; they’re called `ldxc1` etc. In assembler you just use the `l.d` mnemonic with an appropriate address syntax, and all will be well.

6.4 Setting up the FPU and the FPU control registers

There’s a fair amount of state which you set up to change the way the FPU works; this is controlled by fields in the FPU control registers, described here.

6.4.1 IEEE options

[IEEE754] defines five classes of exceptional result. For each class the programmer can select whether to get an IEEE-defined “exceptional result” or to be interrupted. Exceptional results are sometimes just normal numbers but where precision has been lost, but also can be an infinity or NaN (“not-a-number”) value.

Control over the interrupt-or-not options is done through the `FCSR[Enable]` field (or more cleanly through `FENR`, the same control bits more conveniently presented); see Table 6.1 below.

It’s overwhelmingly popular to keep `FENR` zero and thus never generate an IEEE exception; see Section 6.5, “FPU pipeline and instruction timing” for why this is a particularly good idea if you want the best performance.

6.4.2 FPU “unimplemented” exceptions (and how to avoid them)

It’s a long-standing feature of the MIPS Architecture that FPU hardware need not support every corner-case of the IEEE standard. But to ensure proper IEEE compatibility to the software system, an FPU which can’t manage to generate the correct value in every case must detect a combination of operation and operands it can’t do right. It then takes an unimplemented exception, which the OS should catch and arrange to software-emulate the offending instruction.

The 74K core’s FPU will handle everything IEEE can throw at it, except for tiny numbers: it can’t use or produce non-zero values which are too small for the standard (“normalized”) representation19.

19. IEEE754 defines an alternative “denormalized” representation for these numbers.
Here you get a choice: you can either configure the CPU to depart from IEEE perfection (see the description of the \( FCSR[FS,FO,FN] \) bits in the notes to Section 6.1, “FPU (co-processor 1) control registers”), or provide a software emulator and resign yourself to a small number of “unimplemented” exceptions.

6.4.3 FPU control register maps

There are five FP control registers:

**Table 6.1 FPU (co-processor 1) control registers**

<table>
<thead>
<tr>
<th>Conventional</th>
<th>CP1 ctrl</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>reg num</td>
<td></td>
</tr>
<tr>
<td>FCSR</td>
<td>31</td>
<td>Extensive control register - the only FPU control register on histori-( cal ) MIPS CPUs. Contains all the control bits. But in practice some of them are more conveniently accessed through ( FCCR ), ( FEXR ) and ( FENR ) below.</td>
</tr>
<tr>
<td>FIR</td>
<td>0</td>
<td>FP implementa-( tion ) register: read-only information about the capa-( bility ) of this FPU.</td>
</tr>
<tr>
<td>FCCR</td>
<td>25</td>
<td>Convenient partial views of ( FCSR ) are better structured, and allow you to update fields without interfering with the operation of independent bits. ( FCCR ) has FP condition codes, ( FEXR ) contains IEEE exceptional-condition information (cause and flag bits) you read, and ( FENR ) is IEEE exceptional-condition enables you write.</td>
</tr>
<tr>
<td>FEXR</td>
<td>26</td>
<td></td>
</tr>
<tr>
<td>FENR</td>
<td>28</td>
<td></td>
</tr>
</tbody>
</table>

**The FP implementation (FIR) register**

Figure 6.2 shows the fields in \( FIR \) and the read-only values they always have for 74K family FPUs:

**Figure 6.2 Fields in the FIR register**

```
<table>
<thead>
<tr>
<th>31</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>8</th>
<th>7</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>FC</td>
<td>0</td>
<td>F64</td>
<td>L</td>
<td>W</td>
<td>3D</td>
<td>PS</td>
<td>D</td>
<td>S</td>
<td>Processor ID</td>
<td>Revision</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0x97</td>
<td>whatever</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
```

The fields have the following meanings:

- **FC**: “full convert range”: the hardware will complete any conversion operation without running out of bits and causing an “unimplemented” exception.

- **F64/L/W/D/S**: this is a 64-bit floating point unit and implements 64-bit integer (“L”), 32-bit integer (“W”), 64-bit FP double (“D”) and 32-bit FP single (“S”) operations.

- **3D**: does not implement the MIPS-3D ASE.

- **PS**: does not implement the paired-single instructions described in [MIPS64V2]

- **Processor ID/Revision**: major and minor revisions of the FPU - as is usual with revisions it’s very useful to print these out from a verbose sign-on message, and rarely a good idea to have software behave differently according to the values.
Floating point unit

The FP control/status registers (FCSR, FCCR, FEXR, FENR)

Figure 6.3 shows all these registers and their bits

| 31 | 25 | 24 | 23 | 22 | 21 | 20 | 18 | 17 | 16 | 12 | 11 | 8 | 7 | 6 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| FCSR | FCC7-1 | FS | FCC0 | FO | FN | 0 | E | Cause | Enables | Flags | RM |
| FCCR | 0 | FCC7-0 |
| FEXR | 0 | E | Cause | 0 | Flags | 0 |
| FENR | 0 | Enables | 0 | FS | RM |

Figure 6.3 Floating point control/status register and alternate views

Where:

FCC7-0: the floating point condition codes: set by compare instructions, tested by appropriate branch and conditional move instructions.

FS/FO/FN: options to avoid “unimplemented” exceptions when handling tiny (“denormalized”) numbers. They do so at the cost of IEEE compatibility, by replacing the very small number with either zero or with the nearest nonzero quantity with a normalized representation.

The FO (“flush override”) bit causes all tiny operand and result values to be replaced.

The FS (“flush to zero”) bit causes all tiny operand and result values to be replaced, but additionally does the same substitution for any tiny intermediate value in a multiply-add instruction. This is provided both for legacy reasons, and in case you don’t like the idea that the result of a multiply/add can change according to whether you use the fused instruction or a separate multiply and add.

The FN bit (“flush to nearest”) bit causes all result values to be replaced with somewhat better accuracy than you usually get with FS: the result is either zero or a smallest-normalized-number, whichever is closer. Without FN set you can only replace your tiny number with a nonzero result if the “RP” or “RM” rounding modes (round towards more positive, round towards more negative) are in effect.

For full IEEE-compatibility you must set FCSR[FS,FO,FN] == [0,0,0].

To get the best performance compatible with a guarantee of no “unimplemented” exceptions, set FCSR[FS,FO,FN] == [1,1,1].

Just occasionally for legacy applications developed with older MIPS CPUs which did not have the FO and FN options, you might set FCSR[FS,FO,FN] == [1,0,0].

E: (often shown in documents as part of the Cause array) is a status bit indicating that the last FP instruction caused an "unimplemented" exception, as discussed in Section 6.4.2, "FPU “unimplemented” exceptions (and how to avoid them)."

---

20. See [SEEMIPSRUN]: for an explanation of “normalized” and “denormalized".
**Cause/Enables/Flags:** each of these fields is broken up into five bits, each representing an IEEE-recognized class of exceptional results\(^{21}\) which can be individually treated either by interrupting the computation, or substituting an IEEE-defined exceptional value. So each field contains:

<table>
<thead>
<tr>
<th>bit number</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>field</td>
<td>V</td>
<td>Z</td>
<td>O</td>
<td>U</td>
<td>I</td>
</tr>
</tbody>
</table>

The bits are \(V\) for invalid operation (e.g. square root of -1), \(Z\) for divide-by-zero, \(O\) for overflow (a number too large to represent), \(U\) for underflow (a number too small to represent) and \(I\) for inexact - even \(1/3\) is inexact in binary.

Then the:

- **Enables** field is "write 1 to take a MIPS exception if this condition occurs" - rarely done. With the IEEE exception-catcher disabled, the hardware/emulator together will provide a suitable exceptional result.

- **Cause** field records what if any conditions occurred in the last-executed FP instruction. Because that’s often too transient, the

- **Flags** field remembers all and any conditions which happened since it was last written to zero by software.

**RM:** is the rounding mode, as required by IEEE:

<table>
<thead>
<tr>
<th>RM</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 Round to nearest - RN</td>
<td></td>
</tr>
<tr>
<td>If the result is exactly half-way between the nearest values, pick the one whose mantissa bit 0 is zero.</td>
<td></td>
</tr>
<tr>
<td>1 Round toward zero - RZ</td>
<td></td>
</tr>
<tr>
<td>2 Round towards plus infinity - RP</td>
<td></td>
</tr>
<tr>
<td>“Round up” (but unambiguous about what you do about negative numbers).</td>
<td></td>
</tr>
<tr>
<td>3 Round towards minus infinity - RM</td>
<td></td>
</tr>
</tbody>
</table>

### 6.5 FPU pipeline and instruction timing

This is not so simple. The floating point unit (FPU) has its own pipeline. More often than not, the FPU uses a slower clock rate than the integer core - a full-speed FPU is a build option, but in that case the FPU will usually limit the clock rate which your design can reach. For 74K family cores, the FPU will commonly be built with a two-thirds clock. You can find how your core is set up by looking at the \text{Config7}[FPR1-0] bits, defined in the notes to Figure B.3

Nonetheless, this is a powerful 64-bit floating point unit which can deliver very good performance. The FPU pipeline is shown in Figure 6.4.

\(^{21}\) Sorry about the ugly wording. The IEEE standard talks of “exceptions” which makes more sense but gets mixed up with MIPS “exceptions”, and they’re not the same thing.
Floating point unit

Figure 6.4 Overview of the FPU pipeline

FPU instructions are fetched and despatched through the integer core. In the out-of-order 74K pipeline, FP instructions must also be dispatched in program order into the (conventional, in-order) FPU pipeline. The core has common logic which is available to other coprocessors which gets the instructions in order and passes them through a short FIFO to the coprocessor pipeline. However, the FPU has two pipelines: one for computational instructions, the other handling loads, stores and moves to and from integer registers. The FPU can issue two instructions simultaneously if one of each type is presented.

The FPU is a multiply-add pipeline, and all register-to-register instructions go through six stages:

FR: obtains FP register values and converts them into an expanded internal format.

When the FPU runs at a slower speed than the core, instructions issued from the integer core may have to wait for the next FPU clock cycle to start.

The 74K core has an out-of-order pipeline, but FP instructions are always issued and run in order relative to each other (there is no FP equivalent of the “completion buffer” array used by integer instructions). That is, no FP instruction can be issued into the main pipeline — and thus to the FP pipeline — until all FP predecessors have been issued before it. Moreover, no FP instruction can be allowed to write FP registers at the “FW” stage until it is non-speculative, and that requires that all its program-order predecessors (integer and FP instructions alike) have graduated. Because the FP pipeline is longer and clocked more slowly than the integer pipeline, that is unlikely to cause much delay.

M1, M2: multiply operation as required. Some long-latency operations loop in the M1 stage until complete, holding up any subsequent FP instruction which would otherwise enter M1. Instructions issued earlier (and thus further down the pipeline) continue to run, leaving bubbles in the FP pipeline stages M2 through FW.

A1, A2: add-unit operation as required.

FP: convert result back to standard stored form and round.

FW: write back to FP register.
6.5 FPU pipeline and instruction timing

6.5.1 FPU register dependency delays

Any FPU instruction must go through pipeline stages from M1 through A2 before it produces a result, which can then (as shown by the “bypass” lines in the pipeline diagram) be used by a dependent instruction reaching the M1 stage. If you want to keep the FPU pipeline full, that means it’s enough to have three non-dependent instructions between the consumer and producer of an FP value. However, there’s no guarantee that all the FP pipeline slots will be filled, and then three intervening instructions will be excessive. Good compilers should try to schedule FP instructions, but not at unreasonable cost.

6.5.2 Delays caused by long-latency instructions looping in the M1 stage

Instructions which take only one clock in M1 go through the pipeline smoothly and can be completed one per FPU clock period. Instructions which take longer in M1 always prevent the next instruction from starting in the next clock, regardless of any data dependency. Those long-latency instructions - double-precision multiplies and all division and square root operations - are listed in Table 6.2. An instruction which runs for 2 cycles in M1 holds up the FPU pipeline for one clock and so on - and of course the cycle counts are for FPU cycles.

<table>
<thead>
<tr>
<th>Operand</th>
<th>Instruction type</th>
<th>Instructions</th>
<th>Cycles in M1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Double-precision (64-bit)</td>
<td>Any multiplication</td>
<td>mul.d, madd.d, msub.d, nmadd.d, nmsub.d</td>
<td>2</td>
</tr>
<tr>
<td>Single-precision (32-bit)</td>
<td>Reciprocal</td>
<td>recip.s</td>
<td>10</td>
</tr>
<tr>
<td>divide, square-root</td>
<td></td>
<td>div.sqrt.s</td>
<td>14</td>
</tr>
<tr>
<td>reciprocal square root</td>
<td></td>
<td>rsqrt.s</td>
<td>14</td>
</tr>
<tr>
<td>Double-precision (64-bit)</td>
<td>Reciprocal</td>
<td>recip.d</td>
<td>21</td>
</tr>
<tr>
<td>divide, square-root</td>
<td></td>
<td>div.sqrt.d</td>
<td>29</td>
</tr>
<tr>
<td>reciprocal square root</td>
<td></td>
<td>rsqrt.d</td>
<td>31</td>
</tr>
</tbody>
</table>

6.5.3 Delays on FP load and store instructions

FP store instructions graduate from the main pipeline (subject to dependencies and freedom from address exceptions), and then wait in a special queue until FP data is delivered. The store data will be significantly delayed compared to an integer store instruction: but unless some other instruction reads the target cache line, the program will probably not see much delay.

FP load instructions in the main pipeline are treated like integer loads; an FP load which hits in the cache can be completed in the main pipeline. The load data is passed from D-cache into the FPU pipeline, and you should see no more than the usual FP producer-consumer delay from load to use. FPU load instructions which miss are processed in the memory pipeline. FP loads are non-blocking too, so it will be the consuming instruction (if any) which is delayed.

6.5.4 Delays when main pipeline waits for FPU to decide not to take an exception

The MIPS architecture requires FP exceptions to be “precise”, which (in particular) means that no instruction after the FP instruction causing the exception may do anything software-visible. That means that an FP instruction in the main pipeline may not be committed, nor leave the main pipeline, until the FPU can either report the exception, or confirm that the instruction will not cause an exception.

Floating point instructions cause exceptions not only because a user program has requested the system to trap IEEE exceptional conditions (which is unusual) but also because the hardware is not capable of generating or accepting very small (“denormalized”) numbers in accordance with the IEEE standards. The latter (“unimplemented”) exception is used to call up a software emulator to patch up some rare cases. But the main pipeline must be stalled until the
Floating point unit

FP hardware can rule out an exception, and that leads to a delay on every non-trivial FP operation. With a half-rate FPU, this stall will most likely be 6-7 clocks.

Software which can tolerate some deviation from IEEE precision can avoid these delays by opting to replace all denormalized inputs and results by zero - controlled by the FCSR[FS,FO,FN] register bits described in Section 6.1, "FPU (co-processor 1) control registers" and its notes. If you have also disabled all IEEE traps, you get no possibility of FP exceptions and no extra main pipeline delay.

6.5.5 Delays when main pipeline waits for FPU to accept an instruction

FP instructions are queued (some queues are shared with other co-processors, if fitted) for transmission to the FPU hardware. If that queue (which has 8 entries) fills up, the CPU will be unable to issue more FP instructions — and since FP instructions are issued in-order, that will quickly clog up the CPU

6.5.6 Delays on mfc1/mtc1 instructions

mtc1 goes down the main pipe and gets its GP register data just like any other instruction (from the register file, a completion buffer or a by-pass); then it passes it across to the FPU. In the FPU pipeline, the mtc1 looks like an FP load which hits: the data is sent to the FP unit a predictable number of cycles after it is issued.

mfc1 (in the FPU pipeline) resembles a FP store. The FP data is sent back the same FPU-to-EU data path as is used in a store, but then written into the CB which belongs to the integer AGEN pipeline’s version of the same mfc1 instruction. The timing is awkward because you have to find a free completion buffer write port. Once the data is in the CB, the mfc1 is a candidate for graduation. Since the FPU pipeline is long and it usually runs slower than the integer pipeline, the effective latency of mfc1 can be high. A program will run faster if the mfc1 can be placed 10-15 instruction positions ahead of its consumer.

6.5.7 Delays caused by dependency on FPU status register fields

The conditional branch instructions bc1f/bc1t and the conditional moves movf/movt execute in the main pipeline, but test a FP condition bit generated by the various FPU compare instructions.

bc1f/bc1t (like other conditional branches) are executed speculatively in the execution unit. FP condition values are not passed through CBs, so the check for a mispredict is not made until the branch instruction tries to graduate. That means that mispredicted FP branches are a couple of cycles more expensive than regular mispredictions.

MIPS recommends that you don’t use the “branch likely” (bc1fl/bc1tl) versions of these instructions in new code.

6.5.8 Slower operation in MIPS I™ compatibility mode

Historic 32-bit MIPS CPUs had only 16 “even-numbered” floating point registers usable for arithmetic, with odd-numbered registers working together with them to let you load, store and transfer double-precision (64-bit) values. Software written for those old CPUs is incompatible with the full modern FPU, so there’s a compatibility bit provided in Status[FR] - set zero to use MIPS I compatible code. This comes at the cost of slower repeat rates for FP instructions, because in compatibility mode not all the bypasses shown in the pipeline diagram above are active.
6.5 FPU pipeline and instruction timing
Chapter 7

The MIPS32® DSP ASE

The MIPS DSP ASE is provided to accelerate a large range of DSP algorithms. You can get most programming information from this chapter. There’s more detail in the formal DSP ASE specification [MIPSDSP], but expect to read through lots of material aimed at hardware implementors. You may also find [DSPWP] useful for tips and examples of converting DSP algorithms for the DSP ASE.

Different target applications generally need different data size and precision:

• **32-bit data**: audio (non-hand-held) decoding/encoding - a wide range of “hi-fi” standards for consumer audio or television sound.

  Raw audio data (as found on CD) is 16-bit; but if you do your processing in 16 bits you lose precision beyond what is acceptable for hi-fi.

• **16-bit data**: digital voice for telephony. International telephony code/decode standards include G.723.1 (8Ksample/s, 5-6Kbit/s data rate, 37ms delay), G.729 (8Kbit/s, 15ms delay) and G.726 (16-40Kbit/s, computationally simpler and higher quality, good for carrying analogue modem tones). Application-specific filters are used for echo cancellation, noise cancellation, and channel equalization.

  Also used for soft modems and much general “DSP” work (filters, correlation, convolution); lo-fi devices use 16 bits for audio.

• **8-bit data**: processing of printer images, JPEG (still) images and video data.

7.1 Features provided by the MIPS® DSP ASE

Those target applications can benefit from unconventional architecture features because they rely on:

• **Fixed-point fractional data types**: It is not yet economical (in terms of either chip size or power budget) to use floating point calculations in these contexts. DSP applications use fixed-point fractions. Such a fraction is just a signed integer, but understood to represent that integer divided by some power of two. A 32-bit fractional format where the implicit divisor is \(2^{16}\) (65536) would be referred to as a Q15.16 format; that’s because there are 16 bits devoted to fractional precision and 15 bits to the whole number range (the highest bit does duty as a sign bit and isn’t counted).

  With this notation Q31.0 is a conventional signed integer, and Q0.31 is a fraction representing numbers between \(-1\) and 1 (well, nearly 1). It turns out that Q0.31 is the most popular 32-bit format for DSP applications, since it won’t overflow when multiplied (except in the corner case where \(-1 \times -1\) leads to the just-too-large value 1).

  Q0.31 is often abbreviated to Q31.

  The DSP ASE provides support for Q31 and Q15 (signed 16-bit) fractions.

• **Saturating arithmetic**: It’s not practicable to build in overflow checks to DSP algorithms - they need to be too fast. Clever algorithms may be built to beoverflow-proof; but not all can be. Often the least worst thing to do
when a calculation overflows is to make the result the most positive or most negative representable value. Arithmetic which does that is called \textit{saturating} - and quite a lot of operations in the DSP ASE saturate (in many cases there are saturating and non-saturating versions of what is otherwise the same instruction).

- \textit{Multiplying fractions:} if you multiply two Q31 fractions by re-using a full-precision integer multiplier, then you’ll get a 64-bit result which consists of a Q62 result with (in the very highest bit) a second copy of the sign bit. This is a bit peculiar, so it’s more useful if you always do a left-shift-by-1 on this value, producing a Q63 format (a more natural way to use 64 bits). Q15 multiplies which generate a Q31 value have to do the shift-left too. That’s what all the \texttt{mulq}... instructions do.

- \textit{Rounding:} some fractional operations implicitly discard less significant bits. But you get a better approximation if you bump the truncated result by one when the discarded bits represent more than a half of the value of a 1 in the new LS position. That’s what we mean by \textit{rounding} in this chapter.

- \textit{Multiply-accumulate sequences with choice of four accumulators:} (with fixed-point types, sometimes saturating).

The 74K already has quite a slick integer multiply-accumulate operation, but it’s not so efficient when used for fractional and saturating operations.

The sequences are made more usable by having four 64-bit result/accumulator registers - (the old MIPS multiply divide unit has just one, accessible as the \texttt{hi}/\texttt{lo} registers). The new \texttt{ac0} is the old \texttt{hi}/\texttt{lo}, for backward compatibility.

- \textit{Benefit from “SIMD” operations:} Many DSP calculations are a good match for “Single Instruction Multiple Data” or \textit{vector} operations, where the same arithmetic operation is applied in parallel to several sets of operands.

In the MIPS DSP ASE, some operations are SIMD type - two 16-bit operations or four 8-bit operations are carried out in parallel on operands packed into a single 32-bit general-purpose register. Instructions operating on vectors can be recognized because the name includes \texttt{.ph} (paired-half, usually signed, often fractional) or \texttt{.qb} (quad-byte, always unsigned, only occasionally fractional).

The DSP ASE hardware involves an extensive re-work of the normal integer multiply/divide unit. As mentioned above it has four 64-bit accumulators (not just one) and a new control register, described immediately below.

### 7.2 The DSP ASE control register

This is a part of the user-mode programming model for the DSP ASE, and is a 32-bit value read and written with the \texttt{rddsp/wrdsp} instructions. It holds state information for some DSP sequences.

<table>
<thead>
<tr>
<th>Figure 7.1 Fields in the DSPControl Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 28 27 24 23 16 15 14 13 12  7  6  5  0</td>
</tr>
<tr>
<td>0 ccond ouflag 0 EFI c scount 0 pos</td>
</tr>
</tbody>
</table>

In Figure 7.1:

\texttt{ccond:} condition bits set by compare instructions (there have to be four to report on compares between vector types). "Compare" operations on scalars or vectors of length two only touch the lower-numbered bits. \textit{DSPControl} bits 31:28 are used for more \texttt{ccond} bits in 64-bit machines.
ouflag: one of these bits may be set when a result overflows (whether or not the result is saturated depends on the instruction - the flag is set in either case). The "ou" stands for "overflow/underflow" - "underflow" is used here for a value which is negative but with excessive absolute value.

Any overflowed/underflowed result produced by any DSP ASE instruction sets a ouflag bit, except for addsc/addwc and shilo/shilov.

The 6 bits are set according to the destination of the operation which overflowed, and the kind of operation it was:

<table>
<thead>
<tr>
<th>Bit No</th>
<th>Overflowed destination/instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>16-19</td>
<td>Destination register is a multiply unit accumulator: separate bits are respectively for accumulators 0-3.</td>
</tr>
<tr>
<td>20</td>
<td>Add/subtract.</td>
</tr>
<tr>
<td>21</td>
<td>Multiplication of some kind.</td>
</tr>
<tr>
<td>22</td>
<td>Shift left or conversion to smaller type</td>
</tr>
<tr>
<td>23</td>
<td>Accumulator shift-then-extract</td>
</tr>
</tbody>
</table>

EFI: set by any of the accumulator-to-register bitfield extract instructions extp, extpv, extpdp, or extpdp. It’s set to 1 if and only if the instruction finds there are insufficient bits to extract. That is, if DSPControl[pos] - which is supposed to mark the highest-numbered bit of the field we’re extracting - is less than the size value specified by the instruction.

c: Carry bit for 32-bit add/carry instructions addsc and addwc.

scount, pos: Fields for use by "variable" bitfield insert and extract instructions, such as insv (the normal MIPS32 ins/ext instructions have the field size and position hard-coded in the instruction).

scount specifies the size of the bit field to be inserted, while pos specifies the insert position.

**Caution:** in all inserts (following the lead of the standard MIPS32 insert/extract instructions) pos is set to the lowest bit number in the field. But in the DSP ASE extract-from-accumulator instructions (extp, extpv, extpdp and extpdpv), pos identifies the highest-numbered bit in the field.

The latter two (“dp”) instructions post-decrement pos (by the bitfield length size), to help software which is unpacking a series of bitfields from a dense data structure.

The mthlip instruction will increment the pos value by 32 after copying the value of lo to hi.

### 7.2.1 DSP accumulators

Whereas a standard MIPS32 architecture CPU has just one 64-bit multiply unit accumulator (accessible as hilo), the DSP ASE provides three 64-bit accumulators. Instructions accessing the extra accumulators specify a 2-bit field as 0-3 (0 selects the original accumulator).

### 7.3 Software detection of the DSP ASE

You can find out if your core supports the DSP ASE by testing the Config3[DDSP] bit (see notes to Figure 2.4).

Then you need to enable use of instructions from the MIPS DSP ASE by setting Status[MX] to 1.
7.4 DSP instructions

The DSP instruction set is nothing like the regular and orthogonal MIPS32 instruction set. It’s a collection of special-case instructions, in many cases aimed at the known hot-spots of important algorithms.

We’ll summarize the instructions under headings, but then list all of them in Section 7.2, "DSP instructions in alphabetical order", an alphabetically-ordered list which provides a terse but usually-sufficient description of what each instruction does.

7.4.1 Hints in instruction names

An instruction’s name may have some suffixes which are often informative:

- **q**: generally means it treats operands as fractions (which isn’t important for adds and subtracts, but is important for multiplications and convert operations);
- **_s**: usually means the full-precision result is saturated to the size of the destination; **_sa** is used for instructions which saturate intermediate results before accumulating; and **r**: denotes rounding (see above);
- **.w, .ph,.qb**: suggest the operation is dealing with 32-bit, paired-half or quad-byte values respectively. Where there are two of these (as in **macq_s.w.phl**) the first one suggests the type of the result, and the second the type of the operand(s).
- **v**: (in a shift instruction) suggests that the shift amount is defined in a register, rather than being encoded in a field of the instruction.

To help you get your arms around this collection of instructions we’ll group them by likely usage - guided by the type of the result performed, with an eye to the application. The multiplication instructions are more tricky: most of them have multiple uses. We’ve sorted them by the most obvious use (likely also the most common). The classification we’ve chosen divides them into:

- Arithmetic - 64-bit
- Arithmetic - saturating and/or SIMD Types
- Bit-shifts - saturating and/or SIMD types
- Comparison and "conditional-move" operations on SIMD types - includes **pick** instructions.
- Conversions to and from SIMD types
- Multiplication - SIMD types with result in GP register
- Multiply Q15s from paired-half and accumulate
- Load with register+register address
- DSPControl register access
- Accumulator access instructions
- Dot products and building blocks for complex multiplication - includes full-word (Q31) multiply-accumulate
- Other DSP ASE instructions - everything else...
7.4.2 Arithmetic - 64-bit

\texttt{addsc/addwc} generate and use a carry bit, for efficient 64-bit add.

7.4.3 Arithmetic - saturating and/or SIMD Types

- **32-bit signed saturating arithmetic**: \texttt{addq.s.w, subq.s.w} and \texttt{absq.s.w}.

- **Paired-half and quad-byte SIMD arithmetic**; perform the same operation simultaneously on both 16-bit halves or all four 8-bit bytes of a 32-bit register. The “Q” in the instruction mnemonic for the PH operations here is cosmetic; Q15 and signed 16-bit integer add/subtract operations are bit-identical - Q15 only behaves very differently when converted or multiplied.

The paired half operations are: \texttt{addq.ph/addq_s.ph, subq.ph/subq_s.ph} and \texttt{absq.s.ph}.

The quad-byte operations (all unsigned) are: \texttt{addu.qb/addu_s.qb, subu.qb/subu_s.qb}.

- **Sum of quad-byte vector**: \texttt{raddu.w.qb} does an unsigned sum of the four bytes found in a register, zero extends the result and delivers it as a 32-bit value.

7.4.4 Bit-shifts - saturating and/or SIMD types

All shifts can either have a shift amount encoded in the instruction, or - indicated by a trailing “v” in the instruction name - provided as a register operand. PH and 32-bit shifts have optional forms which saturate the result.

- **32-bit signed shifts**: include a saturating version of shift left, \texttt{shll.s.w}, and an auto-rounded shift right (just the “arithmetic”, sign-propagating form): \texttt{shra_r.w}. Recall from above that rounding can be imagined as pre-adding a half to the least significant surviving bit.

- **Paired-half and quad-byte SIMD shifts**: \texttt{shll.ph/shllv.ph/shll_s.ph/shllv_s} are as above. For PH only there’s a shift-right-arithmetic instruction (“arithmetic” means it propagates the sign bit downward) \texttt{shra.ph}, which has a variant which rounds the result \texttt{shra_r.ph}.

The quad-byte shifts are unsigned and don’t round or saturate: \texttt{shll.qb/shllv.qb, shrl.qb/shrlv.qb}.

7.4.5 Comparison and “conditional-move” operations on SIMD types

The “\texttt{cmp}” operations simultaneously compare and set flags for two or four values packed in a vector (with equality, less-than and less-than-or-equal tests). For PH that’s \texttt{cmp.eq.ph, cmp.lt.ph} and \texttt{cmp.le.ph}. The result is left in the two LS bits of \texttt{DSPControl[ccond]}.

For quad-byte values \texttt{cmpu.eq.qb, cmpu.lt.qb} and \texttt{cmpu.le.qb} simultaneously compare and set flags for four bytes in \texttt{DSPControl[ccond]} - the flag relating to the bytes found in the low-order bits of the source register is in the lowest-numbered bit (and so on). There’s an alternative set of instructions \texttt{cmpgu.eq.qb, cmpgu.lt.qb} and \texttt{cmpgu.le.qb} which leave the 4-bit result in a specified general-purpose register.

\texttt{pick.ph} uses the two LS bits of \texttt{DSPControl[ccond]} (usually the outcome of a paired-half compare instruction, see above) to determine whether corresponding halves of the result should come from the first or second source register. Among other things, this can implement a paired-half conditional move. You can reverse the order of your conditional inputs to do a move dependent on the complementary condition, too.

\texttt{pick.qb} does the same for QB types, this time using four bits of \texttt{DSPControl[ccond]}. 

8 Programming the MIPS32® 74K™ Core Family, Revision 02.14
### 7.4.6 Conversions to and from SIMD types

Conversion operations from larger to smaller fractional types have names which start “precrq...” for “precision reduction, fractional”. Conversion operations from smaller to larger have names which start “prece...” for “precision expansion”.

- **Form vector from high/low parts of two other paired-half values**: `packrl.ph` makes a paired-half vector from two half vectors, swapping the position of each sub-vector. It can be used to acquire a properly formed sub-vector from a non-aligned data stream.

- **One Q15 from a paired-half to a Q31 value**: `preceq.w.phl/preceq.w.phr` select respectively the “left” (high bit numbered) or “right” (low bit numbered) Q15 value from a paired-half register, and load it into the result register as a Q31 (that is, it’s put in the high 16 bits and the low 15 bits are zeroed).

- **Two bytes from a quad-byte to paired-half**: `precequ.ph.qbl/precequ.ph.qbr` picks two bytes from either the “left” (high bit numbered) or “right” (low bit numbered) halves of a quad-byte value, andunpacks to a pair of Q15 fractions.  

  - `precequ.ph.qbla` does the same, except that it picks two “alternate” bytes from bits 31-24 and 15-8, while `precequ.ph.qbra` picks bytes from bits 23-16 and 7-0.

  Similar instructions without the `q` - `preceu.ph.qbl, preceu.ph.qbr, preceu.ph.qbla” and `preceu.ph.qbra` - work on the same register fields, but treat the quantities as integers, so the 16-bit results get their low bits set.

- **2×Q31 to a paired-half**: both operands and result are assumed to be signed fractions, so `precrq.ph.w` just takes the high halves of the two source operands and packs them into a paired-half; `precrq_rs.ph.w` rounds and saturates the results to Q15.

- **2×paired-half to quad-byte**: you need two source registers to provide four paired-half values, of course. This is a fractional operation, so it’s the low bits of the 16-bit fractions which are discarded.

  - `precrq.qb.ph` treats the paired-half operands as unsigned fractions, retaining just the 8 high bits of each 16-bit component.

  - `precrqu.s.qb.ph` treats the paired-half operands as Q15 signed fractions and both rounds and saturates the result (in particular, a negative Q15 fraction produces a zero byte, since zero is the lowest representable quantity).

- **Replicate immediate or register value to paired-half**: in `repl.ph` the value to be replicated is a 10-bit signed immediate value (that’s in the range $-512 \leq x \leq 511$) which is sign-extended to 16 bits, whereas in `replv.ph` the value - assumed to be already a Q15 value - is in a register.

- **Replicate single value to quad-byte**: there’s both a register-to-register form `replv.qb` and an immediate form `repl.qb`.

### 7.4.7 Multiplication - SIMD types with result in GP register

When a multiply’s destination is a general-purpose register, the operation is still done in the multiply unit, and you should expect it to overwrite the `hi/lo` registers (otherwise known as `ac0`.)

- **8-bit×16-bit 2-way SIMD multiplication**: `muleu_s.ph.qbl/muleu_s.ph.qbr` picks the “left” (high bit numbered) or “right” (low bit numbered) pair of byte values from one source register and a pair of 16-bit values...
from the other. Two unsigned integer multiplications are done at once, the results unsigned-saturated and delivered to the two 16-bit halves of the destination.

The asymmetric use of the source operands is not a bit like a Q15 operation. But 8×16 multiplies are heavily used in imaging and video processing (JPEG image encode/decode, for example).

- **Paired-half SIMD multiplication**: `mulq_rs.ph` multiplies two Q15s at once and delivers it to a paired-half value in a general-purpose register, with rounding and saturation.

- **Multiply half-PH operands to a Q31 result**: `muleq_s.w.phl/muleq_s.w.phr` pick the “left”/“right” Q15 value respectively from each operand, multiply and store a Q31 value.

  “Precision-doubling” multiplications like this can overflow, but only in the extreme case where you multiply -1×-1, and can’t represent 1 exactly.

### 7.4.8 Multiply Q15s from paired-half and accumulate

`maq_s.w.phl/maq_s.w.phr` picks either the left/high or right/low Q15 value from each operand, multiplies them to Q31 and accumulates to a Q32.31 result. The multiply is saturated only when it’s -1×-1.

`maq_sa.w.phl/maq_sa.w.phr` differ in that the final result is saturated to a Q31 value held in the low half of the accumulator (required by some ITU voice encoding standards).

### 7.4.9 Load with register + register address

Previously available only for floating point data²²: `lwx` for 32-bit loads, `lhx` for 16-bit loads (sign-extended) and `lbux` for 8-bit loads, zero-extended.

### 7.4.10 DSPControl register access

`wrdsp rs,mask` sets `DSPControl` fields, but only those fields which are enabled by a 1 bit in the 6-bit mask.

`rddsp` reads `DSPControl` into a GPR; but again it takes a mask field. Bitfields in the GPR corresponding to `DSPControl` fields which are not enabled will be set all-zero.

The mask bits tie up with fields like this:

<table>
<thead>
<tr>
<th>Table 7.1 Mask bits for instructions accessing the DSPControl register</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Mask Bit</strong></td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>2</td>
</tr>
<tr>
<td>3</td>
</tr>
<tr>
<td>4</td>
</tr>
<tr>
<td>5</td>
</tr>
</tbody>
</table>

²². Well, an integer instruction is also included in the MIPS SmartMIPS™ ASE.
7.4 DSP instructions

7.4.11 Accumulator access instructions

- **Historical instructions which now access new accumulators**: the familiar `mfhi/mflo/mthi/mtlo` instructions now take an optional extra accumulator-number parameter.

- **Shift and move to general register**: `extr.w/extr_r.w/extr_rs.w` gets a 32-bit field from an accumulator (starting at bit 0 up to 31) and puts the value in a general purpose register. At your option you can specify rounding and signed 32-bit saturation.

  `extrv.w/extrv_r.w/extrv_rs.w` do the same but specify the field’s starting bit number with a register.

- **Extract bitfield from accumulator**: `extp/extpv` takes a bitfield (up to 32 bits) from an accumulator and moves it to a GPR. The length of the field can be an immediate value or from a register. The position of the field is determined by `DSPControl[pos]`, which holds the bit number of the most significant bit.

  `extpdp/extpdpv` do the same, but also auto-decrement `DSPControl[pos]` to the bit-number just below the field you extracted.

- **Accumulator rearrangement**: `shilo/shilov` has a signed shift value between -32 and +31, where positive numbers shift right, and negative ones shift left. The “v” version, as usual, takes the shift value from a register. The right shift is a “logical” type so the result is zero extended.

- **Fill accumulator pushing low half to high**: `mthlip` moves the low half of the accumulator to the high half, then writes the GPR value in the low half. Generally used to bring 32 more bits from a bitstream into the accumulator for parsing by the various `ext...` instructions.

7.4.12 Dot products and building blocks for complex multiplication

In 2-dimensional vector math (or in any doubled-up step of a multiply-accumulate sequence which has been optimized for 2-way SIMD) you’re often interested in the **dot product** of two vectors:

\[
 v[0] * w[0] + v[1] * w[1]
\]

In many cases you take the dot product of a series of vectors and add it up, too.

Some algorithms use complex numbers, represented by 2D vectors. Complex numbers use \( i \) to stand for “the square root of -1”, and a vector \([a, b]\) is interpreted as \(a + ib\) (mathematicians leave out the multiply sign and use single-letter variables, habits which would not be appreciated in C programming!) Complex multiplication just follows the rules of multiplying out sums, remembering that \(i^2 = -1\), so:

\[
 (a + ib)(c + id) = (a*c - b*d) + i(a*d + b*c)
\]

Or in vector format:

\[
 [a, b] * [c, d] = [a*c - b*d, a*d + b*c]
\]

The first element of the result (the “real component”) is like a dot product but with a subtraction, and the second (the “imaginary component”) is like a dot product but with the vectors crossed.
• **Q15 dot product from paired-half, and accumulate:** `dpaq_s.w.ph` does a SIMD multiply of the Q15 halves of the operands, then adds the results and saturates to form a Q31 fraction, which is accumulated into a Q32.31 fraction in the accumulator.

  `dpsq_s.w.ph` does the same but subtracts the dot product from the accumulator.

  For the imaginary component of a complex multiply, first swap the Q15 numbers in one of the register operands with a `rot` (bit-rotate) instruction.

  For the real component of a complex Q15 multiply, you have the difference-of-products instruction `mulsaq_s.w.ph`, which parallel-multiplies both Q15 halves of the PH operands, then computes the difference of the two results and leaves it in an accumulator in Q32.31 format (beware: this does not accumulate the result).

• **16-bit integer dot-product from paired-half, and accumulate:** `dpau.h.qbl`/`dpau.h.qbr` picks two QB values from each source register, parallel-multiplies the corresponding pairs to integer 16-bit values, adds them together and then adds the whole lot into an accumulator. `dpsu.h.qbl`/`dpsu.h.qbr` do the same sum-of-products, but the result is then subtracted from the accumulator. In both cases, note this is integer (not fractional) arithmetic.

• **Q31 saturated multiply-accumulate:** is the nearest thing you can get to a dot-product for Q31 values. `dpaq_sa.l.w` does a Q31 multiplication and saturates to produce a Q63 result, which is added to the accumulator and saturated again. `dpsq_sa.l.w` does the same, except that the multiply result is subtracted from the accumulator (again, useful for the real component of a complex number).

7.4.13 Other DSP ASE instructions

• **Branch on DSPControl field:** `bposge32` branches if `DSPControl[pos] ≥ 32`.

  Typically the test is for “is it time to load another 32 bits of data from the bitstream yet?”.

• **Circular buffer index update:** `modsub` takes an operand which packs both a maximum index value and an index step, and uses it to decrement a “buffer index” by the step value, but arranging to step from zero to the provided maximum.

• **Bitfield insert with variable size/position:** `insv` is a bit-insert instruction. It acts like the MIPS32 standard instruction `ins` except that the position and size of the inserted field are specified not as immediates inside the instruction, but are obtained from `DSPControl[pos]` (which should be set to the lowest numbered bit of the field you want) and `DSPControl[scount]` respectively.

• **Bit-order reversal:** `bitrev` reverses the bits in the low 16 bits of the register. The high half of the destination is zero.

  The bit-reverse operation is a computationally crucial step in buffer management for FFT algorithms, and a 16-bit operation supports up to a 32K-point FFT, which is much more than enough. A full 32-bit reversal would be expensive and slow.

7.5 Macros and typedefs for DSP instructions

It’s useful to be able to use fragments of C code to describe what some instructions do. To do that, we need to be able to refer to fractional types, saturation and vectors. Here are the definitions we’re using:

23.
typedef long long int64;
typedef int int32;

/* accumulator type */
typedef signed long long q32_31;
typedef signed int q31;

#define MAX31 0x7FFFFFFF
#define MIN31 -(1<<31)
#define SAT31(x) (x > MAX31 ? MAX31: x < MIN31 ? MIN31: x)

typedef signed short q15;
#define MAX15 0x7FFF
#define MIN15 -(1<<15)
#define SAT15(x) (x > MAX15 ? MAX15: x < MIN15 ? MIN15: x)

typedef unsigned char u8;
#define MAXUBYTE 255
#define SATUBYTE(x) (x > MAXUBYTE ? MAXUBYTE: x < 0 ? 0: x)

/* fields in the vector types are specified by relative bit position, but C definitions are in memory order, so these definitions need to be endianness-dependent */

#ifdef BIG_ENDIAN
typedef struct{
  q15 h1, h0;
} ph;
#endif

typedef struct{
  u8 b3, b2, b1, b0;
} qb;
#else
typedef struct{
  q15 h0, h1;
} ph;
#endif

typedef struct{
  u8 b0, b1, b2, b3;
} qb;
#endif

7.6 Almost Alphabetically-ordered table of DSP ASE instructions

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>absq_s.w rd,rt</td>
<td>Q31/signed integer absolute value with saturation</td>
</tr>
<tr>
<td>addq.ph rd,rs,rt</td>
<td>2×SIMD Q15 addition, without and with saturation of the result</td>
</tr>
<tr>
<td>addq_s.ph rd,rs,rt</td>
<td>Q31/signed integer addition with saturation</td>
</tr>
<tr>
<td>addq_s.w rd,rs,rt</td>
<td>Q31/signed integer addition with saturation</td>
</tr>
</tbody>
</table>

23. This page needs more work, and I hope it will be improved in a future version of the manual.
### Table 7.2 DSP instructions in alphabetical order

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>addsc rd,rs,rt</td>
<td>Add setting carry, then add with carry. The carry bit is kept in DSPControl[c]. So to add</td>
</tr>
<tr>
<td>addwc rd,rs,rt</td>
<td>the 64-bit values in registers yhi/ylo, zhi/zlo to produce a 64-bit value in xhi/xlo, just do:</td>
</tr>
<tr>
<td>addw.qb rd,rs,rt</td>
<td>addsc xlo, ylo, zlo; addwc xhi, yhi, zhi</td>
</tr>
<tr>
<td>addw_s.qb rd,rs,rt</td>
<td>4×SIMD QBYTE addition, without and with SATUBYTE saturation.</td>
</tr>
<tr>
<td>bitrev rd,rt</td>
<td>Delivers the bit-reversal of the low 16 bits of the input (result has high half zero).</td>
</tr>
<tr>
<td>bposge32 offset</td>
<td>Branch if DSPControl[pos]≥32. Like most branch instruction, it has a 16-bit “PC-relative”</td>
</tr>
<tr>
<td>cmp.eq.ph rs,rt</td>
<td>Signed compare of both halves of two paired-half (“PH”) values. Results are written into</td>
</tr>
<tr>
<td>cmp.le.ph rs,rt</td>
<td>DSPControl[pos] for high and low halves respectively (1 for true, 0 for false).</td>
</tr>
<tr>
<td>cmpu.eq.qb rd,rs,rt</td>
<td>A signed compare works for both Q15 or signed 16-bit values.</td>
</tr>
<tr>
<td>cmpu.le.qb rd,rs,rt</td>
<td>Unsigned simultaneous compare of all four bytes in quad-byte values. The four result</td>
</tr>
<tr>
<td>cmpu.lt.qb rd,rs,rt</td>
<td>bits are written into the four LS bits of general register rd.</td>
</tr>
<tr>
<td>dpaq_s.w.ph ac,rs,rt</td>
<td>“Dot product and accumulate”, with Q31 saturation of each multiply result: ph rs,rt; ac +=</td>
</tr>
<tr>
<td></td>
<td>SAT31(rs.h0<em>rt.h0 + rs.h1</em>rt.h1); The accumulator is effectively used as a Q32.31 fraction.</td>
</tr>
<tr>
<td>dpaq_sd.qw ac,rs,rt</td>
<td>Q31 saturated multiply-accumulate</td>
</tr>
<tr>
<td>dpaq_s.a.l.w ac,rs,rt</td>
<td>Q31 saturated fractional-multiply-accumulate</td>
</tr>
<tr>
<td>dpaq_sd.qh ac,rs,rt</td>
<td>QB format dot-product and subtract from accumulator.</td>
</tr>
<tr>
<td>dpuq.u.qbl ac,rs,rt</td>
<td>qbl rs, rt; ac += rs.b3<em>rt.b0 + rs.b2</em>rt.b2;</td>
</tr>
<tr>
<td></td>
<td>Dot-product and accumulate of quad-byte values (“l” for left, because these are the higher</td>
</tr>
<tr>
<td></td>
<td>bit-numbered bytes in the 32-bit register). Not a fractional computation, just unsigned 8-bit</td>
</tr>
<tr>
<td></td>
<td>integers.</td>
</tr>
<tr>
<td>dpuq.u.qbr ac,rs,rt</td>
<td>Then for the lower bit-numbered bytes:</td>
</tr>
<tr>
<td></td>
<td>qb rs, rt; ac += rs.b1<em>rt.bl + rs.b0</em>rt.bl;</td>
</tr>
<tr>
<td>dqsq_s.w.ph ac,rs,rt</td>
<td>Paired-half fractional “dot product and subtract from accumulator”</td>
</tr>
<tr>
<td></td>
<td>ph rs, rt; q32 ac; ac = aSAT31(rs.h1<em>rt.h1 + rs.h0</em>rt.h1);</td>
</tr>
<tr>
<td>dqsq_sd.qw ac,rs,rt</td>
<td>Q31 saturated fractional-multiply, then subtract from accumulator:</td>
</tr>
<tr>
<td></td>
<td>q31 rs, rt; q32 ac; ac = aSAT31(rs.h1*rt.h1);</td>
</tr>
<tr>
<td>dqsu.u.qbl ac,rs,rt</td>
<td>QB format dot-product and subtract from accumulator. This is an integer (not fractional)</td>
</tr>
<tr>
<td></td>
<td>multiplication and comes in “left” and “right” (higher/lower-bit numbered pair) versions:</td>
</tr>
<tr>
<td>dqsu.u.qbr ac,rs,rt</td>
<td>qb rs, rt; ac += rs.b3<em>rt.b0 + rs.b2</em>rt.b2;</td>
</tr>
<tr>
<td>extp rt,ac,size</td>
<td>Extract bitfield from an accumulator to register. The length of the field (number of bits)</td>
</tr>
<tr>
<td></td>
<td>can be an immediate constant or can be provided by a second source register (in the v</td>
</tr>
<tr>
<td></td>
<td>variants).</td>
</tr>
<tr>
<td>extpdp rt,ac,size</td>
<td>The field position, though, comes from DSPControl[pos], which marks the highest-</td>
</tr>
<tr>
<td></td>
<td>numbered bit of the field (note that the MIPS32 standard bitfield extract instructions</td>
</tr>
<tr>
<td></td>
<td>specify the lowest bit number in the field). In the dp variants like extpdp, DSPControl[pos]</td>
</tr>
<tr>
<td></td>
<td>is auto-decremented by the length of the field extracted, which is useful when unpacking</td>
</tr>
<tr>
<td></td>
<td>the accumulator into a series of fields.</td>
</tr>
<tr>
<td>extpdpv rt,ac,rs</td>
<td></td>
</tr>
<tr>
<td>extpv rt,ac,rs</td>
<td></td>
</tr>
</tbody>
</table>
### Table 7.2 DSP instructions in alphabetical order

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
</tr>
</thead>
</table>
| `extr.w rt,ac,shift` | Extracts a bit field from an accumulator into a general purpose register. The LS bit of the extracted field can start anywhere from bit zero to 31 of the accumulator:  
  ```c
  int64 ac; unsigned int rt;
  rt = (ac >> shift) & 0xFFFFFFFF;
  ```  
  At option you can specify rounding (`_r` names):  
  ```c
  int64 ac; unsigned int rt;
  rt = ((ac + 1<<(shift-1)) >> shift) & 0xFFFFFFFF;
  ```  
  and signed 32-bit saturation of the result (`_s/ _rs` names). The `extrv...` variants specify the shift amount (still limited to 31 positions) with a register. |
| `extr_r.w rt,ac,shift` | Obtain a right-shifted value from an accumulator and form a signed 16-bit saturated result.                                                                                                                   |
| `extrv.w rt,ac,rs` | Obtain a right-shifted value from an accumulator and form a signed 16-bit saturated result.                                                                                                                   |
| `extrv_r.w rt,ac,rs` | Obtain a right-shifted value from an accumulator and form a signed 16-bit saturated result.                                                                                                                   |
| `extrv_rs.w rt,ac,rs` | Obtain a right-shifted value from an accumulator and form a signed 16-bit saturated result.                                                                                                                   |
| `insv rt,rs` | The bitfield insert in the standard MIPS32 instruction set is `ins rt,rs,pos,size`, and the position and size must be constants (encoded as immediates in the instruction itself). This instruction permits the position and size to be calculated by the program, and then supplied as `DSPControl[pos]` and `DSPControl[scount]` respectively. In this case `DSPControl[pos]` must be set to the `lowest` numbered bit in the field to be inserted: yes, that’s different from the `extrp...` instructions. |
| `lbux rd,index(base)` | Load operations with register+register address formation. `lbux` is a load byte and zero extend. `lhx` loads half-word and sign-extends, and `lwx` loads a whole word. The full address must be naturally aligned for the data type. |
| `lhx rd,index(base)` | Load operations with register+register address formation. `lbux` is a load byte and zero extend. `lhx` loads half-word and sign-extends, and `lwx` loads a whole word. The full address must be naturally aligned for the data type. |
| `lwx rd, index(base)` | Load operations with register+register address formation. `lbux` is a load byte and zero extend. `lhx` loads half-word and sign-extends, and `lwx` loads a whole word. The full address must be naturally aligned for the data type. |
| `maq_s.w.phl ac,rs,rt` | Non-SIMD Q15 multiply-accumulate, with operands coming from either the “left” (higher bit number) or “right” (lower bit number) half of each of the operand registers. In all versions the Q15 multiplication is saturated to a Q31 results. The “_sa” variants saturates the add result in the accumulator to a Q31, too. |
| `maq_s.w.phr ac,rs,rt` | Non-SIMD Q15 multiply-accumulate, with operands coming from either the “left” (higher bit number) or “right” (lower bit number) half of each of the operand registers. In all versions the Q15 multiplication is saturated to a Q31 results. The “_sa” variants saturates the add result in the accumulator to a Q31, too. |
| `maq_sa.w.phl ac,rs,rt` | Non-SIMD Q15 multiply-accumulate, with operands coming from either the “left” (higher bit number) or “right” (lower bit number) half of each of the operand registers. In all versions the Q15 multiplication is saturated to a Q31 results. The “_sa” variants saturates the add result in the accumulator to a Q31, too. |
| `maq_sa.w.phr ac,rs,rt` | Non-SIMD Q15 multiply-accumulate, with operands coming from either the “left” (higher bit number) or “right” (lower bit number) half of each of the operand registers. In all versions the Q15 multiplication is saturated to a Q31 results. The “_sa” variants saturates the add result in the accumulator to a Q31, too. |
| `mfhi rd, ac` | Legacy instruction, which now works on new accumulators (if you provide a second nonzero argument). Copies high/low half (respectively) of accumulator to `rd`. |
| `mflo rd, ac` | Legacy instruction, which now works on new accumulators (if you provide a second nonzero argument). Copies high/low half (respectively) of accumulator to `rd`. |
| `modsub rd,rs,rt` | Circular buffer index update. `rt` packs both the decrement amount (low 8 bits) and the highest index (high 24 bits), then this instruction calculates:  
  ```c
  rd = (rs == 0) ? ((unsigned) rt >> 8): rs - (rt & 0xFF);
  ```  
  Note that the multiplications are unsigned integer multiplications, and each half of the result is unsigned-16-bit-saturated. |
| `mthi rs, ac` | Legacy instruction working on new accumulators. Moves data from `rd` to the high half of an accumulator. |
| `mthlip rs, ac` | Legacy instruction working on new accumulators. Moves data from `rd` to the low half of an accumulator. |
| `mtlo rs, ac` | Moves the low half of the accumulator to the high half, then writes the GPR value in the low half. |
| `mulq_rs.ph rd,rs,rt` | Multiply selected Q15 values from “left”/“right” (higher/lower numbered bits) of `rd`/`rs` to a Q31 result in a general purpose register, Q31-saturating. Like all multiplies which target general purpose registers, it may well use the multiply unit and overwrite `hi/lo`, also known as `ac0`. |
| `muleq_s.w.phl rd,rs,rt` | Multiply selected Q15 values from “left”/“right” (higher/lower numbered bits) of `rd`/`rs` to a Q31 result in a general purpose register, Q31-saturating. Like all multiplies which target general purpose registers, it may well use the multiply unit and overwrite `hi/lo`, also known as `ac0`. |
| `muleq_s.w.phr rd,rs,rt` | Multiply selected Q15 values from “left”/“right” (higher/lower numbered bits) of `rd`/`rs` to a Q31 result in a general purpose register, Q31-saturating. Like all multiplies which target general purpose registers, it may well use the multiply unit and overwrite `hi/lo`, also known as `ac0`. |
| `muleu_s.ph.qbl rd,rs,rt` | A 2×SIMD 16-bit×8-bit multiplication. `muleu_s.ph.qbl` does something like:  
  ```c
  rd = ( LL_B(rs)*LEFT_H(rt)) << 16 | ( LR_B(rs)*RIGHT_H(rt));
  ```  
  Note that the multiplications are unsigned integer multiplications, and each half of the result is unsigned-16-bit-saturated. The asymmetric source operands are quite unusual, and note this is not a fractional computation. `muleu_s.ph.qbr` is the same but picks the RL and RR (low bit numbered) byte values from `rs`. |
| `muleu_s.ph.qbr rd,rs,rt` | A 2×SIMD 16-bit×8-bit multiplication. `muleu_s.ph.qbl` does something like:  
  ```c
  rd = ( LL_B(rs)*LEFT_H(rt)) << 16 | ( LR_B(rs)*RIGHT_H(rt));
  ```  
  Note that the multiplications are unsigned integer multiplications, and each half of the result is unsigned-16-bit-saturated. The asymmetric source operands are quite unusual, and note this is not a fractional computation. `muleu_s.ph.qbr` is the same but picks the RL and RR (low bit numbered) byte values from `rs`. |
| `mulq_rs.ph rd,rs,rt` | A 2×SIMD 16-bit×8-bit multiplication. `mulq_rs.ph` does something like:  
  ```c
  rd = ( LL_B(rs)*LEFT_H(rt)) << 16 | ( LR_B(rs)*RIGHT_H(rt));
  ```  
  Note that the multiplications are unsigned integer multiplications, and each half of the result is unsigned-16-bit-saturated. The asymmetric source operands are quite unusual, and note this is not a fractional computation. `mulq_rs.ph` is the same but picks the RL and RR (low bit numbered) byte values from `rs`. |
### Table 7.2 DSP instructions in alphabetical order

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>mulsaq.s.w.ph ac,rs,rt</td>
<td>ac += (LEFT_H(rs)*LEFT_H(rt)) - (RIGHT_H(rs)*RIGHT_H(rt)); The multiplications are done to Q31 values, saturated if they overflow (which is only possible when -1¥ -1 makes +1). The accumulator is really a Q32.31 value, so is unlikely to overflow; no overflow check is done on the accumulation.</td>
</tr>
<tr>
<td>packrl.ph rd,rs,rt</td>
<td>pack a &quot;right&quot; and &quot;left&quot; half from different registers, ie rd = (((rs &amp; 0xFFFF) &lt;&lt; 16)</td>
</tr>
<tr>
<td>pick.ph rd,rs,rt</td>
<td>Like a 2-way SIMD conditional move: ph rd,rs,rt; rd.l = DSPControl[ccond1] ? rs.l: rt.l; rd.r = DSPControl[ccond0] ? rs.r: rt.r;</td>
</tr>
<tr>
<td>preceq.w.phl rd,rt</td>
<td>Convert a Q15 value (either left/high or right/low half of rt) to a Q31 value in rd.</td>
</tr>
<tr>
<td>preceq.w.phr rd,rt</td>
<td>Simultaneously convert two unsigned 8-bit fractions from rt to Q15 and load into the two halves of rd. preceq.ph.qbl uses rt.l</td>
</tr>
<tr>
<td>preceq.ph.qbl rd,rt</td>
<td>Zero-extend two unsigned byte values from rt to unsigned 16-bit and load into the two halves of rd. preceq.ph.qbl uses rt.l</td>
</tr>
<tr>
<td>preceq.qb.ph rd,rt</td>
<td>Form a quad-byte value from two paired-halves. We use the upper 8 bits of each half-word value, as if we were converting an unsigned 16-bit fraction to an unsigned 8-bit fraction. In C: rd = (rs &amp; 0xFF000000)</td>
</tr>
<tr>
<td>precrq.ph.qb ph rd,rs,rt</td>
<td>Does the same, but each conversion is rounded and saturated to an unsigned byte. Note in particular that a negative Q15 quantity yields a zero byte, since zero is the smallest representable value.</td>
</tr>
<tr>
<td>precrq.qb ph rd,rs</td>
<td>Set rd to the unsigned 32-bit integer sum of the four unsigned bytes in rs.</td>
</tr>
<tr>
<td>repl.ph rd,imm</td>
<td>Replicate the same signed value into the two halves of a PH value in rd; the value is either provided as an immediate whose range is limited between -512 and +511 (repl.ph) or from the rt register (replv.ph).</td>
</tr>
<tr>
<td>replv.ph rd,rt</td>
<td>Replicate the same 8-bit value into all four parts of a QB value in rd; the value can come from an immediate constant, or the rt register of the replv.qb instruction.</td>
</tr>
<tr>
<td>shilo ac,shift</td>
<td>Do a right or left shift (use a negative value for a left shift) of a 64-bit accumulator. The right shift is “logical”, bringing in zeroes into the high bits. shilo takes a constant shift amount, while shilov get the shift amount from rs. The shift amount may be no more than 31 right or 32 left.</td>
</tr>
</tbody>
</table>
7.7 DSP ASE instruction timing

Most DSP ASE operations are pipelined, and instructions can often be issued at the maximum CPU rate, but getting results back into the general-purpose register file takes a few clocks. The timings are generally fairly similar to those for the standard multiply instructions, and are listed - together with delays for the standard instruction set - in Section 6.6.2, "Data dependency delays classified".

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>shllv.ph rd, rt, sa</td>
<td>2×SIMD (paired-half) shift left. The &quot;v&quot; versions take the shift amount from a register, and the &quot;s&quot; versions saturate the result to a signed 16-bit range.</td>
</tr>
<tr>
<td>shllv.qb rd, rt, sa</td>
<td>4×SIMD quad-byte shift left, with shift-amount-in-register and saturating (to an unsigned 8-bit result) versions.</td>
</tr>
<tr>
<td>shllv_s.ph rd, rt, sa</td>
<td>Signed 32-bit shift left with saturation, with shift-amount-in-register shllv_s option.</td>
</tr>
<tr>
<td>shllv_qb rd, rt, sa</td>
<td>4×SIMD quad-byte shift left, with shift-amount-in-register and saturating (to an unsigned 8-bit result) versions.</td>
</tr>
<tr>
<td>shra.ph rd, rt, sa</td>
<td>2×SIMD paired-half shift-right arithmetic (&quot;arithmetic&quot; because the vacated high bits of the value are replaced by copies of the input bit 16, the sign bit) - thus performing a correct division by a power of two of a signed number. As usual the shra_v variant has the shift amount specified in a register. The _r versions round the result first (see the bullet on rounding above).</td>
</tr>
<tr>
<td>shra_r.ph rd, rt, sa</td>
<td>32-bit signed/arithmetic shift right with rounding, see the bullet on rounding.</td>
</tr>
<tr>
<td>shra_r.w rd, rt, sa</td>
<td>32-bit signed/arithmetic shift right with rounding, see the bullet on rounding.</td>
</tr>
<tr>
<td>shrlv.qb rd, rt, sa</td>
<td>4×SIMD shift right logical (&quot;logical&quot; means that the vacated high bits are filled with zero, appropriate since the byte quantities in a quad-byte are usually treated as unsigned.)</td>
</tr>
<tr>
<td>subu.qb rd, rs, rt</td>
<td>4×SIMD quad-byte subtraction. Since quad-bytes are treated as unsigned, the saturating variant subu_s.qb works to an unsigned byte range.</td>
</tr>
<tr>
<td>wrdsp rt, mask</td>
<td>Write the DSPControl register with data from rt, but leaving unchanged any fields for which the appropriate mask bit is zeroed, see Figure 7.1 above.</td>
</tr>
</tbody>
</table>
Chapter 8

74K™ core features for debug and profiling

In this chapter you’ll find:

• Section 8.1, "EJTAG on-chip debug unit"
• Section 8.3, "CP0 Watchpoints" - monitor code and data access without using EJTAG.
• Section 8.4, "Performance counters" - gather statistics about events, useful for understanding where your pro-
program spends its time.

The description here is terse and leaves out some information about EJTAG and PDtrace facilities which are not visi-
table to programmers. We will document it here if it’s software visible, or is implementation-dependent information not
found in the detailed documentation (see [EJTAG]).

8.1 EJTAG on-chip debug unit

This is a collection of in-CPU resources to support debug. Debug logic serves no direct purpose in the final end-user
application, so it’s always under threat of being omitted for cost reasons. A debug unit must have virtually no perfor-
mance impact when not in use; it must use few or no dedicated package pins, and should not increase the logic gate
count too much. EJTAG solves the pin issue (and gets its name) by recycling the JTAG pins already included in every
SoC for chip test24.

So the debug unit requires:

• Physical communications with some kind of “probe” device (which is itself controlled by the debug host),
achieved through the JTAG pins.

• The ability for a probe to “remote-control” the CPU. The basic trick is to get the CPU to execute instructions that
the probe supplies. In turn that’s done by directing the CPU to execute code from the magic “dmseg” region
where CPU reads and writes are made down the wire to the probe. “dmseg” is itself a part of “dseg”, see Section
8.1.5, "The “dseg” memory decode region".

• A distinguished debug exception. In MIPS EJTAG, this is a special “super-exception” marked by a special
debug-exception-level flag, so you can use an EJTAG debugger even on regular exception handler code. See
Section 8.1.2, "Debug mode" below;

• A number of “hardware breakpoints”. Their numerous control registers can’t be accommodated in the CP0 regis-
ter set, so are memory-mapped into “dseg”;

• You can take a debug exception from a special breakpoint instruction sdbbp, on a match from an EJTAG hard-
ware breakpoint, after an EJTAG single-step, when the probe writes the break bit EJTAG_CONTROL[EjtagBrk],
or by asserting the external DINT (debug interrupt) signal.

24. It can actually be quite useful to provide EJTAG with its own pins, if your package permits.
• You can configure your hardware to take periodic snapshots of the address of the currently-executing instruction (“PC sampling”) and make those samples available to an EJTAG probe, as described in the next section.

On these foundations powerful debug facilities can be built.

The multi-vendor [EJTAG] specification has many independent options, but MIPS Technologies cores tend to have fewer options and to implement the bulk of the EJTAG specification. The 74K core can be configured by your SoC designer with either four instruction breakpoints (or none), and with two data breakpoints (or none). It is also optional whether the dedicated debug-interrupt signal DINT is available in your SoC.

### 8.1.1 Debug communications through JTAG

The chip’s JTAG pins give an external probe access to a special registers inside the core. The JTAG standard defines a serial protocol which lets the probe run one of a number of JTAG “instructions”, each of which typically reads/writes one of a number of registers. EJTAG’s instructions are shown in Table 8.1.

<table>
<thead>
<tr>
<th>JTAG “Instruction”</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDCODE</td>
<td>Reads out the MIPS core and revision - not very interesting for software, not described further here.</td>
</tr>
<tr>
<td>ImpCode</td>
<td>Reads bit-field showing what EJTAG options are implemented - see Figure 8.5 below.</td>
</tr>
<tr>
<td>EJTAG_ADDRESS</td>
<td>(read/write) together, allow the probe to respond to instruction fetches and data reads/writes in the magic “dmseg” region described in Section 8.1.5, “The “dseg” memory decode region”</td>
</tr>
<tr>
<td>EJTAG_DATA</td>
<td>Package of flags and control fields for the probe to read and write; see Figure 8.7 below.</td>
</tr>
<tr>
<td>EJTAG_CONTROL</td>
<td>The “EJTAGCONTROL” instruction causes the next CPU reset to lead to CPU booting from probe; see description of the EJTAG_CONTROL bits ProbEn, ProbTrap and EjtagBrk in the notes to Figure 8.7. The “NORMALBOOT” instruction reverts to the normal CPU bootstrap.</td>
</tr>
<tr>
<td>EJTAGBOOT</td>
<td>Special access used to accelerate multi-word data transfers with probe. The probe reads/writes the 33-bit register formed of a “fast” bit with EJTAG_DATA.</td>
</tr>
<tr>
<td>NORMALBOOT</td>
<td>Fast Debug Channel. Another accelerated data transfer. This one is accessible by non-debug mode software and it includes FIFOs to separate the software views from the physical data transfer, making it non-blocking. See Section 8.1.10 “Fast Debug Channel”.</td>
</tr>
<tr>
<td>TCBCONTROLA</td>
<td>Access registers used to control “PDtrace” instruction trace output, if available.</td>
</tr>
<tr>
<td>TCBCONTROLB</td>
<td>Access register which holds PC sample value, see Section 8.1.14, “PC Sampling with EJTAG”.</td>
</tr>
<tr>
<td>TCBCONTROLC</td>
<td></td>
</tr>
<tr>
<td>TCBCONTROLD</td>
<td></td>
</tr>
<tr>
<td>TCBCONTROLE</td>
<td></td>
</tr>
</tbody>
</table>

### 8.1.2 Debug mode

A special CPU state; the CPU goes into debug mode when it takes any debug exception - which can be caused by an sdhbp instruction, a hit on an EJTAG breakpoint register, from the external “debug interrupt” signal DINT, or single-stepping (the latter is peculiar and described briefly below). Debug mode state is visible as Debug[DM] (see Figure 8.1 below). Debug mode (like exception mode, which is similar) disables all normal interrupts. The address map changes in debug mode to give you access to the “dseg” region, described below. Quite a lot of exceptions just won’t happen in debug mode: those which do, run peculiarly - see the relevant paragraphs in Section 8.1.2, ”Debug mode”.

---

74K™ core features for debug and profiling

---

Programming the MIPS32® 74K™ Core Family, Revision 02.14
A CPU with a suitable probe attached can be set up so the debug exception entry point is in the “dmseg” region, running instructions provided by the probe itself. With no probe attached, the debug exception entry point is in the ROM or potentially from an alternate memory location - see Table 5.1.

8.1.3 Exceptions in debug mode

Software debuggers will probably be coded to avoid causing exceptions (testing addresses in software, for example, rather than risking address or TLB exceptions).

While executing in debug mode many conditions which would normally cause an exception are ignored: interrupts, debug exceptions (other than that caused by executing `sdbbp`), and CP0 watchpoint hits.

But other exceptions are turned into “nested debug exceptions” when the CPU is in debug mode - a facility which is probably mostly valuable to debuggers using the EJTAG probe.

On such a nested debug exception the CPU jumps to the debug exception entry point, remaining in debug mode. The `Debug[DExcCode]` field records the cause of the nested exception, and `DEPC` records the debug-mode-code restart address. This will not be survivable for the debugger unless it saved a copy of the original `DEPC` soon after entering debug mode, but it probably did that! To return from a nested debug exception like this you don’t use `deret` (which would inappropriately take you out of debug mode), you grab the address out of `DEPC` and use a jump-register.

8.1.4 Single-stepping

When control returns from debug mode with a `deret` and the single-step bit `Debug[SSt]` is set, the instruction selected by `DEPC` will be executed in non-debug context; then a debug exception will be taken on the program’s very next instruction in sequence.

Since at least one instruction is run in normal mode it can lead to a non-debug exception; in that case the “very next instruction in sequence” will be the first instruction of the exception handler, and you’ll get a single-step debug exception whose `DEPC` points at the exception handler.

8.1.5 The “dseg” memory decode region

EJTAG needs to use memory space both to accommodate lots of breakpoint registers (too many for CP0) and for its probe-mapped communication space. This memory space pops into existence at the top of the CPU’s virtual address map when the CPU is in debug mode, as shown in Table 8.2.

The MIPS trace solution provides software the ability to access the on-chip trace memory. The TCB Registers are mapped to dmseg space and this allows software to directly access the on-chip trace memory using load and store instructions.

---

25. If `DEPC` points to a branch instruction, both the branch and branch-delay instruction will be executed normally.
### Table 8.2 EJTAG debug memory region map ("dseg")

<table>
<thead>
<tr>
<th>Virtual Address</th>
<th>Region/sub-regions</th>
<th>Location/register</th>
<th>Virtual Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000.0000</td>
<td>kseg2</td>
<td></td>
<td>0xE000.0000</td>
</tr>
<tr>
<td>0xFF1F.FFFF</td>
<td>dseg</td>
<td>fastdata</td>
<td>0xFF20.0000</td>
</tr>
<tr>
<td>0xFF20.0000</td>
<td>dmseg</td>
<td></td>
<td>0xFF20.0010</td>
</tr>
<tr>
<td>0xFF20.0200</td>
<td>debug entry</td>
<td></td>
<td>0xFF20.0200</td>
</tr>
<tr>
<td>0xFF2F.FFFF</td>
<td>dseg</td>
<td>DCR register</td>
<td>0xFF30.0000</td>
</tr>
<tr>
<td>0xFF30.0020</td>
<td>DebugVectorAddr</td>
<td></td>
<td>0xFF30.0100</td>
</tr>
<tr>
<td>0xFF30.1000</td>
<td>IBS register</td>
<td></td>
<td>0xFF30.1000</td>
</tr>
<tr>
<td>0xFF30.1100</td>
<td>IBA0</td>
<td>0xFF30.1100</td>
<td></td>
</tr>
<tr>
<td>0xFF30.1108</td>
<td>IBM10</td>
<td>0xFF30.1108</td>
<td></td>
</tr>
<tr>
<td>0xFF30.1110</td>
<td>IBASID0</td>
<td>0xFF30.1110</td>
<td></td>
</tr>
<tr>
<td>0xFF30.1118</td>
<td>IBC0</td>
<td>0xFF30.1118</td>
<td></td>
</tr>
<tr>
<td>0xFF30.1200</td>
<td>IBA1</td>
<td>0xFF30.1200</td>
<td></td>
</tr>
<tr>
<td>0xFF30.1208</td>
<td>IBM1</td>
<td>0xFF30.1208</td>
<td></td>
</tr>
<tr>
<td>0xFF30.1210</td>
<td>IBASID1</td>
<td>0xFF30.1210</td>
<td></td>
</tr>
<tr>
<td>0xFF30.1218</td>
<td>IBC1</td>
<td>0xFF30.1218</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2000</td>
<td>DBS register</td>
<td>0xFF30.2000</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2100</td>
<td>DBA0</td>
<td>0xFF30.2100</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2108</td>
<td>DBM10</td>
<td>0xFF30.2108</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2110</td>
<td>DBASID0</td>
<td>0xFF30.2110</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2118</td>
<td>DBC10</td>
<td>0xFF30.2118</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2120</td>
<td>DBV0</td>
<td>0xFF30.2120</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2124</td>
<td>DBVHi0</td>
<td>0xFF30.2124</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2200</td>
<td>DBA1</td>
<td>0xFF30.2200</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2208</td>
<td>DBM1</td>
<td>0xFF30.2208</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2210</td>
<td>DBASID1</td>
<td>0xFF30.2210</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2218</td>
<td>DBC1</td>
<td>0xFF30.2218</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2220</td>
<td>DBV1</td>
<td>0xFF30.2220</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2224</td>
<td>DBVHi1</td>
<td>0xFF30.2224</td>
<td></td>
</tr>
<tr>
<td>0xFF30.2228</td>
<td>0xFF30.2228</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFFFF.FFFF</td>
<td>TCB registers</td>
<td>0xFF30.3000</td>
<td></td>
</tr>
<tr>
<td>0xFF30.3238</td>
<td>0xFF30.3238</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xFFFF.FFFF</td>
<td></td>
<td>0xFFFF.FFFF</td>
<td></td>
</tr>
</tbody>
</table>

**Notes on Table 8.2:**
• *dseg*: is the whole debug-mode-only memory area.

It’s possible for debug-mode software to read the “kseg2”-mapped locations “underneath” by setting *Debug[LSNM]* (see Figure 8.1).

• *dmseg*: is the memory region where reads and writes are implemented by the probe. But if no active probe is plugged in, or if *DCR[PE]* is clear, then accesses here cause reads and writes to be handled like regular “kseg3” accesses.

• *drseg*: is where the debug unit’s main register banks are accessed. Accesses to “drseg” don’t go off core. Registers in “drseg” are word-wide, and should be accessed only with 32-bit word-wide loads and stores.

• *fast-talk*: is a corner of “dmseg” where probe-mapped reads and writes use a more JTAG-efficient block-mode probe protocol, reducing the amount of JTAG traffic and allowing for faster data transfer. There’s no details about how it’s done in this document, see [EJTAG].

• *debug entry*: is the debug exception entry point. Because it lies in “dmseg”, the debug code can be implemented wholly in probe memory, allowing you to debug a system which has no physical memory reserved for debug.

• *TCB Registers*: These are the PDtrace EJTag Registers. They are physically located in the PDtrace unit, and managed by the PDtrace unit. For software to access the on-chip trace memory, these registers are mapped to drseg.

### 8.1.6 EJTAG CP0 registers, particularly Debug

In normal circumstances (specifically, when not in debug mode), the only software-visible part of the debug unit is its set of three CP0 registers:

• *Debug* which has configuration and control bits, and is detailed below;

• *DEPC* keeps the restart address from the last debug exception (automatically used by the *deret* instruction);

• *DESAVE* is a CP0 register which is just 32-bits of read/write space. It’s available for a debug exception handler which needs to save the value of a first general-purpose register, so that it can use that register as an address base to save all the others.

*Debug* is the most complicated and interesting. It has so many fields defined that we’ve taken them in three groups: debug exception cause bits in Figure 8.2, information about regular exceptions which want to happen but can’t because you’re in debug mode in Figure 8.3, and everything else. The "everything else" category includes the most important fields and comes first, in Figure 8.1.
These fields are:

**DBD**: exception happened in branch delay slot. When this happens **DEPC** will point to the branch instruction, which is usually the right place to restart.

**DM**: debug mode - set on debug exception from user mode, cleared by **deret**.

Then some configuration and control bits:

**NoDCR**: read-only - 0 if there is a memory-mapped **DCR** register. MIPS Technologies cores will always have one. Any EJTAG unit implementing "dseg" at all implements **DCR**.

**LSNM**: Set this to 1 if you want debug-mode accesses to "dseg" addresses to be just sent to system memory. This makes most of the EJTAG unit’s control system unavailable, so will probably only be done around a particular load/store.

**Doze**: before the debug exception, CPU was in some kind of reduced power mode.

**Halt**: before the debug exception, the CPU was stopped - probably asleep after a **wait** instruction.

**CountDM**: 1 if and only if the count register continues to run in debug mode. Writable for the 74K core, so you get to choose. On some other implementations it’s read-only and just tells you what the CPU does.

**IEXI**: set to 1 to defer imprecise exceptions. Set by default on entry to debug mode, cleared on exit, but writable. The deferred exception will come back when and if this bit is cleared: until then you can see that it happened by looking at the "pending" bits shown in Figure 8.3 below.

**EJTAGver**: read-only - tells you which revision of the specification this implementation conforms to. On the 74K core it reads 5 for version 5.0. The full set of legal values are:

<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Version 2.0 and earlier</td>
</tr>
<tr>
<td>1</td>
<td>Version 2.5</td>
</tr>
<tr>
<td>2</td>
<td>Version 2.6</td>
</tr>
<tr>
<td>3</td>
<td>Version 3.1</td>
</tr>
<tr>
<td>4</td>
<td>Version 4.0</td>
</tr>
<tr>
<td>5</td>
<td>Version 5.0</td>
</tr>
</tbody>
</table>

**DExcCode**: Cause of any non-debug exception you just handled from within debug mode - following first entry to debug mode, this field is undefined. The value will be one of those defined for **Cause[ExcCode]**, as shown in Table B.5.

**NoSSt**: read-only - reads 0 because single-step is implemented (it always is on MIPS Technologies cores).

**SSt**: set 1 to enable single-step.
8.1 EJTAG on-chip debug unit

DDBSImpr: imprecise store breakpoint - see Section 8.1.13, "Imprecise debug breaks" below. DEPC probably points to an instruction some time later in sequence than the store which triggered the breakpoint. The debugger or user (or both) have to cope as best they can.

DDBLImpr: imprecise load breakpoint. (See note on imprecise store breakpoint, above).

DINT: debug interrupt: either the DINT signal got asserted or the probe wrote EJTAG_CONTROL[EjtagBrk] through the JTAG signals.

DIB: instruction breakpoint. If DBp is clear, that must have been from an sdbbp.

DDBS: precise store breakpoint.

DDBL: precise load breakpoint.

DBp: any sort of match with a hardware breakpoint.

DSS: single-step exception.

These note exceptions caused by instructions run in debug mode, but which have not happened yet because they are imprecise and Debug[IEXI] is set. They remain set until Debug[IEXI] is cleared explicitly or implicitly by a deret, when the exception is delivered and the pending bit cleared:

IBusEP: bus error on instruction fetch pending. This exception is precise on the 74K core, so this can’t happen and the field is always zero.

MCheckP: machine check pending (usually an illegal TLB update). As above, on the 74K core, so this is always zero.

CacheEP: cache parity error pending.

DBusEP: bus error on data access pending.

8.1.7 The DCR (debug control) memory-mapped register

This is a memory-mapped EJTAG register. It’s found in “drseg” at location 0xFF30.0000 as shown in Table 8.2 (but only accessible if the CPU is in debug mode). The fields are in Figure 8.4:
**74K™ core features for debug and profiling**

**Figure 8.4 Fields in the memory-mapped DCR (debug control) register**

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>ENM</td>
<td>Res</td>
<td>PCIM</td>
<td>PCnoASID</td>
<td>DASQ</td>
<td>DASc</td>
<td>DAS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IVM</td>
<td>DVM</td>
<td>0</td>
<td>RDVec</td>
<td>CBT</td>
<td>PCS</td>
<td>PCR</td>
<td>PCSE</td>
<td>INTE</td>
<td>NMIE</td>
<td>NMIP</td>
<td>SRE</td>
<td>PE</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Where:

**ENM:** (read only) reports CPU endianness (1 == big).

**FDCImpl:** (read only) 1 if the Fast Debug Channel is available. See Section 8.1.10 “Fast Debug Channel” for details.

**DB/IB:** (read only) 1 if data/instruction hardware breakpoints are available, respectively. The 74K core has either 0 or 2 data breakpoints, and either 0 or 4 instruction breakpoints.

**IVM:** (read-only) tells you if an inverted data value match on data hardware breakpoints is implemented.

**DVM:** (read-only) tells you if a data value store on a data value breakpoint match is implemented.

**RdVec:** If set, use the address specified in DebugVectorAddr register for debug exceptions instead of the default ROM address. If the probe is handling debug exceptions, it will continue to take precedence over this.

**CBT:** (read-only) tells you if a complex breakpoint block is implemented.

**PCS, PCR:** PCS, PCSE, PCIM, PCnoASID: PCS reads 1 if the PC sampling feature is available, as it can be on the 74K core. Then PCSE enables PC sampling and PCR is a three-bit field defining the sampling frequency as one sample every $2^{(5+PCR)}$ cycles. PCnoASID indicates or controls whether the ASID field is included in the sample. PCIM, if settable, enables only sampling the PC of instructions that missed in the instruction cache. See Section 8.1.14, "PC Sampling with EJTAG" for details.

**DAS, DASQ, DASE:** DAS reads 1 if the Data Address Sampling feature is available. If supported, this feature builds on top of the PC sampling mechanisms to sample data addresses. DASE enables DAsampling and is not mutually exclusive with PCSE. DASQ limits the data address samples to those addresses that match on data breakpoint 0.

**INTE/NMIE:** set DCR[INTE] zero to disable interrupts in non-debug mode (it's a separate bit from the various non-debug-mode visible interrupt enables). The idea is that the debugger might want to step through kernel code or run kernel subroutines (perhaps to discover OS-related information) without losing control because interrupts start up again.

**DCR[NMIE]** masks non-maskable interrupt in non-debug mode (a nice paradox). Both bits are "1" from reset.

**NMIP:** (read-only) tells you that a non-maskable interrupt is pending, and will happen when you leave debug mode (and according to DCR[NMIE] as above).

**SRE:** if implemented, write zero to mask soft-reset causes. This signal has no effect inside the 74K core but is presented at the interface, where customer reset logic could be influenced by it.

**PE:** (read only) software-readable version of the probe-controlled enable bit EJTAG_CONTROL[ProbEn], which you could look at in Figure 8.7.
8.1 EJTAG on-chip debug unit

8.1.8 The DebugVectorAddr memory-mapped register

This is another memory-mapped EJTAG register. It’s found in “drseg” at location 0xFFF30.0020 as shown in Table 8.2 (but only accessible if the CPU is in debug mode). The fields are in Figure 8.5:

If enabled via the RdVec bit in the DCR, this register will control the address used for debug exceptions when a debug probe is not handling them. By default, the exception handler is located in the boot ROM. If the debugger is allowed some space in RAM, it can both customize the debug handler and execute faster than from ROM. You can even make the handler cacheable to speed it up further - of course with the penalty of altering the cache behavior of the program you are debugging. In some cases, that trade-off may be useful.

Figure 8.5 Fields in the memory-mapped DCR (debug control) register

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>7</th>
<th>6</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>DebugVectorOffset</td>
<td>0</td>
<td>ISA</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Where:

**DebugVectorOffset:** Specify the intermediate bits of the desired debug exception vector. The upper bits of the vector are fixed to restrict it to kseg0 or kseg1. The lower bits of the vector are fixed to save some hardware costs for no real loss in functionality.

**ISA:** In cores with the microMIPS ISA, this bit can specify which ISA the exception handler is built in. This is tied to 0 on this core as the MIPS16 ASE does not have the privileged operations that would make it useful as an exception handler.

8.1.9 JTAG-accessible registers

We’re wandering away from what is relevant to software here: these registers are available for read and write only by the probe, and are not software-accessible.

But you can’t really understand the EJTAG unit without knowing what dials, knobs and switches are available to the probe, so it seems easier to give a little too much information.

First of all there are two informational fields provided to the probe, IDCODE (just reflects some inputs brought in to the core by the SoC team, not very interesting) and the Implementation Register; then there’s the main CPU interaction control/status register EJTAG_CONTROL (Figure 8.7).

Figure 8.6 Fields in the JTAG-accessible Implementation register

<table>
<thead>
<tr>
<th>31</th>
<th>29</th>
<th>28</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>21</th>
<th>20</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>11</th>
<th>10</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>EJTAGver</td>
<td>Res</td>
<td>DINTsup</td>
<td>ASIDsize</td>
<td>Res</td>
<td>MIPS16</td>
<td>0</td>
<td>NoDMA</td>
<td>Type</td>
<td>TypeInfo</td>
<td>MIPS32/64</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5 = 5.0</td>
<td>0</td>
<td>see note</td>
<td>see note</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Notes on the Implementation register fields:

**EJTAGver:** same value (and meaning) as the Debug[EJTAGver] field, see the notes on Figure 7-2.
74K™ core features for debug and profiling

**DINTsup**: whether JTAG-connected probe has a *DINT* signal to interrupt the CPU. Configured by your SoC designer (who should know) by hard-wiring the core interface signal *EJ_DINTsup*.

The probe can always interrupt the CPU by a JTAG command using the *EJTAG_CONTROL[EjtagBrk]*, but *DINT* is much faster, which is useful if you’re cross-triggering one piece of hardware from another. However, it is fed to both VPEs at once, and it’s unpredictable which of them will take the resulting debug exception (only one can).

**ASIDsize**: usually 2 (indicating the 8-bit *EntryHi[ASID]* field size required by the MIPS32 standard), but can be 0 if your core has been built with the no-TLB option (i.e. a fixed-mapping MMU).

**MIPS16**: 1 because the 74K core always supports the MIPS16 instruction set extension.

**NoDMA**: 1 - MIPS Technologies cores do not provide EJTAG "DMA" (which would allow a probe to directly read and write anything attached to the 74K core’s OCP interface).

**MIPS32/64**: the zero indicates this is a 32-bit CPU.

**Type**: indicates what type of entity is associated with this TAP and if the *TypeInfo* field is used.

**TypeInfo**: identifier information specific to the entity associated with this TAP.

**Rocc**: "reset occurred" - reads 1 while a reset signal is applied to the CPU - and then the 1 value persists until overwritten with a zero from the JTAG side. Until the probe reads this as zero most of the other fields are nonsense.

The EJTAG_CONTROL register is shown in Figure 8.7:

### Table 8.3 Fields in the JTAG-accessible EJTAG_CONTROL register

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rocc</td>
<td>reset occurred</td>
</tr>
<tr>
<td>Psi</td>
<td></td>
</tr>
<tr>
<td>Res</td>
<td></td>
</tr>
<tr>
<td>Res</td>
<td></td>
</tr>
<tr>
<td>Res</td>
<td></td>
</tr>
<tr>
<td>Doze</td>
<td></td>
</tr>
<tr>
<td>Halt</td>
<td></td>
</tr>
<tr>
<td>PerRst</td>
<td></td>
</tr>
<tr>
<td>PRnW</td>
<td></td>
</tr>
<tr>
<td>PrAcc</td>
<td></td>
</tr>
<tr>
<td>Res</td>
<td></td>
</tr>
<tr>
<td>PrRst</td>
<td></td>
</tr>
<tr>
<td>ProbEn</td>
<td></td>
</tr>
<tr>
<td>ProbTrap</td>
<td></td>
</tr>
<tr>
<td>Res</td>
<td></td>
</tr>
<tr>
<td>EjtagBrk</td>
<td></td>
</tr>
<tr>
<td>Res</td>
<td></td>
</tr>
<tr>
<td>DM</td>
<td></td>
</tr>
<tr>
<td>Res</td>
<td></td>
</tr>
</tbody>
</table>

### Figure 8.7 Fields in the JTAG-accessible EJTAG_CONTROL register

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rocc</td>
<td>reset occurred</td>
</tr>
<tr>
<td>Psz</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Doze</td>
<td></td>
</tr>
<tr>
<td>Halt</td>
<td></td>
</tr>
<tr>
<td>PerRst</td>
<td></td>
</tr>
<tr>
<td>PRnW</td>
<td></td>
</tr>
<tr>
<td>PrAcc</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
<tr>
<td>PrRst</td>
<td></td>
</tr>
<tr>
<td>ProbEn</td>
<td></td>
</tr>
<tr>
<td>ProbTrap</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
<tr>
<td>EjtagBrk</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
<tr>
<td>DM</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

Notes on the fields:

**Rocc**: (read/write) is 1 when a CPU reset has occurred since the bit was last cleared. The *Rocc* bit will keep the 1 value as long as reset is applied. This bit must be cleared by the probe, to acknowledge that the incident was detected. The *EJTAG Control* register is not updated in the *Update-DR* state unless *Rocc* is 0, or written to 0. This is in order to ensure proper handling of processor access.
8.1 EJTAG on-chip debug unit

\textit{Psz}: (read-only) when software reads or writes "dmseg" this tells the probe whether it was a word, byte or whatever-size transfer:

\begin{table}[h]
\centering
\begin{tabular}{ccc}
\hline
\textit{Byte-within-word address} & \textit{Size code} & \textit{Transfer Size} \\
EJTAG\_ADDRESS[1-0] & EJTAG\_CONTROL[Psz] & \\
\hline
X & 0 & Byte \\
00 & 1 & Halfword \\
10 & 2 & Word \\
\hline
00 & 3 & Tri-byte (lowest address 3 bytes) \\
01 & 3 & Tri-byte (highest address 3 bytes) \\
\hline
\end{tabular}
\end{table}

\textit{Doze/Halt}: (read-only) indicates CPU not fully awake. \textit{Doze} reflects any reduced-power mode, whereas \textit{Halt} is set only if the CPU is asleep after a \texttt{wait} or similar.

\textit{PerRst}: write to set the \textit{EJ\_PerRst} output signal from the core, which can be used to reset non-core logic (ask your SoC designer whether it’s connected to anything).

For this and all other fields which change core state, we recommend that the probe should write the field and then poll for the change to be reflected in this register, which may take a short while. In some cases the bit is just an output one, when the readback will be pointless (but harmless).

\textit{PRnW/PrAcc}: \textit{PrAcc} is 1 when the CPU is doing a read/write of the "dmseg" region, and the probe should service it. The "slow" read/write protocol involves the probe flipping this bit back to zero to tell the CPU the transfer is ready.

While \textit{PrAcc} is active the read-only \textit{PRnW} bit distinguishes writes (1) from reads (0).

\textit{PrRst} controls the \textit{EJ\_PrRst} signal from the core, which may be wired back to reset the CPU and related logic. Write a 1 to reset. If it works, the probe will eventually see the bit fall back to 0 by itself, as the CPU resets. Most probes are wired up with a direct CPU reset signal, which is more reliable.

\textit{ProbEn, ProbTrap, EJtagBrk}: \textit{ProbEn} must be set before CPU accesses to "dmseg" will be sent to the probe. It can be written by the probe directly. \textit{ProbTrap} relocates the debug exception entry point from 0xBFC0.048026 (when 0) to the “dmseg” location 0xFF20.0200 - required when the debug exception handler itself is supplied by the probe.

\textit{EJtagBrk} can be written 1 to "interrupt" the CPU into debug mode.

The three come together into a trick to support systems wanting to boot from EJTAG. The value of all these three bits is preset by the “EJTAGBOOT” JTAG instruction. When the CPU resets with all of these set to 1, then the CPU will immediately enter debug mode and start reading instructions from the probe.

\textit{DM}: (read-only) indicates the CPU is in debug mode, a probe-readable version of \textit{Debug[DM]}.

8.1.10 Fast Debug Channel

The Fast Debug Channel (or FDC) is an interesting creature. It provides a mechanism for data transfers between the probe and the core, but unlike some of the other mechanisms of that type, it is not constrained to debug mode access. Kernel mode software can access the memory mapped interface and can even grant access rights to user or supervisor programs. The memory mapped registers provide basic configuration, status, and control information as well as giv-

26. The ROM-exception-area debug entry point can be relocated by hardware option, see Table 5.1 and its notes.
74K™ core features for debug and profiling

The memory mapped registers are part of the Common Device Memory Map, see Section 3.7 “Common Device Memory Map” for details. Table 8.4 shows the address offsets of the FDC registers within the device block.

### Table 8.4 FDC Register Mapping

<table>
<thead>
<tr>
<th>Offset in CDMM device block</th>
<th>Register Mnemonic</th>
<th>Register Name and Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>FDACSR</td>
<td>FDC Access Control and Status Register</td>
</tr>
<tr>
<td>0x8</td>
<td>FDCFG</td>
<td>FDC Configuration Register</td>
</tr>
<tr>
<td>0x10</td>
<td>FDSTAT</td>
<td>FDC Status Register</td>
</tr>
<tr>
<td>0x18</td>
<td>FDRX</td>
<td>FDC Receive Register</td>
</tr>
<tr>
<td>0x20 + 0x8* n</td>
<td>FDTXn</td>
<td>FDC Transmit Register n (0 ≤ n ≤ 15)</td>
</tr>
</tbody>
</table>

Each device within the CDMM begins with an Access Control and Status Register which gives information about the device and also provides a means for giving user and supervisor programs access to the rest of the device. The FDACSR is shown in Figure 8.9

### Figure 8.9 Fields in the FDC Access Control and Status (FDACSR) Register

<table>
<thead>
<tr>
<th>31</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>16</th>
<th>15</th>
<th>12</th>
<th>11</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DevID</td>
<td>zero</td>
<td>DevSize</td>
<td>DevRev</td>
<td>zero</td>
<td>Uw</td>
<td>Ur</td>
<td>Sw</td>
<td>Sr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Where:

*DevID:* (read only) indicates the device ID - 0xfd in this case.

*DevSize:* (read only) indicates how many 64B blocks (minus 1) this device uses - value of 2, indicating 3 blocks for FDC

*DevRev:* (read only) Revision number of the device - currently 0.

*Uw/Ur:* control whether write and reads, respectively, from user programs are allowed to access the device registers. If 0, reads will return 0 and writes will be dropped.

*Sw/Sr:* Same idea as *Uw/Ur*, but for supervisor access

The *FDCFG* register gives some configuration information and allows software to specify if and when FDC interrupts are to be generated. The interrupt thresholds can be adjusted for different aims: no interrupts, minimizing the CPU overhead by allowing the CPU to completely fill or drain the FIFO with one interrupt, maximizing bandwidth by interrupting slightly earlier to avoid wasting transfers of null transmit data or non accepted receive data, or minimum latency to be interrupted as soon as data is available. This register is shown in Figure 8.10

![Figure 8.10 Fields in the FDC Config (FDCFG) Register](image)

Where:

*TxIntThresh:* Controls when an interrupt is generated based on the occupancy of the transmit FIFO
  0 - Interrupts Disabled
  1 - FIFO empty (minimum CPU overhead)
  2 - FIFO not full
  3 - Almost empty - 0 or 1 entries in use (maximum bandwidth)

*RxIntThresh:* Controls when an interrupt is generated based on the occupancy of the receive FIFO
  0 - Interrupts Disabled
  1 - FIFO full (minimum CPU overhead)
  2 - FIFO not empty (minimum latency)
  3 - Almost full - 0 or 1 entries in use (maximum bandwidth)

*Tx/RxFIFOSize:* (read only) indicates how many entries are in each FIFO

The *FDSTAT* register is a read-only register that gives the current status of the FIFOs. The fields are shown in Figure 8.11.

![Figure 8.11 Fields in the FDC Status (FDSTAT) Register](image)
74K™ core features for debug and profiling

Where:

**Tx/RxCount**: Optional fields indicating how many FIFO entries are in use. These fields are not implemented and will read as 0

**RxChan**: Channel Identifier for the receive data at the head of the RxFIFO. Not meaningful if **RxE**=1

**RxE/RxF/TxE/TxF**: Status of each FIFO. Each one can be either Empty, Full, or somewhere in the middle, in which case neither E nor F would be set.
- **TxF** must be checked prior to attempting a write to the transmit FIFO
- **RxE** must be checked prior to attempting a read from the receive FIFO
The other two status bits would not generally be as useful, but are provided for symmetry

The **FDRX** register is a read-only register that returns the top entry in the receive FIFO. It is undefined if **FDSTAT[RxE]**=1, so that register should be checked prior to reading. That check will also return the ChannelID so you know what type of data this is.

**Figure 8.12 Fields in the FDC Receive (FDRX) Register**

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>RxData</td>
<td></td>
</tr>
</tbody>
</table>

The **FDTXn** registers are 16 write-only registers that write into the bottom entry in the transmit FIFO. The 16 copies provide the means for selecting a ChannelID for the write data. The address used for the write is decoded into the 4-bit ChannelID and written into the FIFO with the data. Results are undefined if **FDSTAT[TxF]**=1, so that register should be checked prior to writing data.

**Figure 8.13 Fields in the FDC Transmit (FDTXn) Registers**

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>TxData</td>
<td></td>
</tr>
</tbody>
</table>

### 8.1.11 EJTAG breakpoint registers

It’s optional whether the 74K core has EJTAG breakpoint registers. But if it has instruction breakpoints, it has four of them; and if it has data breakpoints, it has two. The breakpoints:

- Work only on virtual addresses, not physical addresses. However, you can restrict the breakpoint to a single address space by specifying an “ASID” value to match. Debuggers will need the co-operation of the OS to get this right.
- Use a bit-wise address mask to permit a degree of fuzzy matching.
- On the data side, you can break only when a particular value is loaded or stored. However, such breakpoints are imprecise in a CPU like the 74K core - see Section 8.1.13, "Imprecise debug breaks" below.

There are instruction-side and data-side breakpoint status registers (they’re located in “drseg”, accessible only when in debug mode, and their addresses are in Section 8.2, "EJTAG debug memory region map (“dseg”)".) They’re called **IBS** and **DBS**. The latter has, in theory, two extra fields (bits 29-28) used to flag implementations which can’t do a load/store break conditional on the data value. However, MIPS cores with hardware breakpoints always include the value check, so these bits read zero anyway. So the registers are as shown in Figure 8.14.
Where:

- **ASIDsup**: is 1 if the breakpoints can use ASID matching to distinguish addresses from different address spaces; on the 74K core that’s available if and only if a TLB is fitted.

- **BCN**: the number of hardware breakpoints available (two data, four instructions).

- **BS1-0, BSD3-0**: bitfields showing breakpoints which have been matched. Debug software has to clear down a bit after a breakpoint is detected.

Then each EJTAG hardware breakpoint (“n” is 0-3 to select a particular breakpoint) is set up through 4-6 separate registers:

- **IBCn, DBCn**: breakpoint control register shown at Figure 7-9 below;

- **IBAn, DBAn**: breakpoint address;

- **IBAMm, DBAMn**: bitwise mask for breakpoint address comparison. A "1" in the mask marks an address bit which will be **excluded from** comparison, so set this zero for exact matching.

  Ingeniously, **IBAMm[0]** corresponds to the slightly-bogus instruction address bit zero used to track whether the CPU is running MIPS16 instructions, and allows you to determine whether an EJTAG I-breakpoint may apply only in MIPS16 (or non-MIPS16) mode.

- **IBASIDn, DBASIDn**: specifies an 8-bit ASID, which may be compared against the current **EntryHi[ASID]** field to filter breakpoints so that they only happen to a program in the right "address space". The ASID check can be enabled or disabled using **IBCn[ASIDuse]** or **DBCn[ASIDuse]** respectively - see Figure 7-9 and its notes below. ID (so that the break will only affect one Linux process, for example).

  The higher 24 bits of each of these registers is always zero.

- **DBVn, DBVHin**: the value to be matched on load/store breakpoints. **DBCHin** defines bits 63-32 to be matched for 64-bit load/stores: the 32-bit 74K has 64-bit load/store instructions for floating point.

  Note that you can disable data matching (to get an address-only data breakpoint) by setting the value byte-lane comparison mask **DBCn[BLM]** to all 1s.

So now let’s look at the control registers in Figure 8.15.

---

27. A JTAG hardware breakpoint for a real 64-bit CPU would have 64-bit **DBVn** registers, so wouldn’t need **DBVHin**.
The fields are:

**ASIDuse**: set 1 to compare the ASID as well as the address.

**BAI7-0**: "byte (lane) access ignore" - which sounds mysterious. But this is really an *address* filter.

When you set a data breakpoint, you probably want to break on any access to the data of interest. You don’t usually want to make the break conditional on whether the access is done with a load byte, load word, or even load-word-left: but the obvious way of setting up the address match for a breakpoint has that effect.

To make sure you catch any access to a location, you can use the address mask to disable sub-doubleword address matching and then use \[DBCn[BAl]\] to mark the bytes of interest inside the doubleword: well, except that zero bits mark the bytes of interest, and 1 bits mark the bytes to ignore (hence the mnemonic).

The \[DBCn[BAl]\] bits are numbered by the byte-lane within the 64-bit on-chip data bus; so be careful, the relationship between the byte address of a datum and its byte lane is endianness-sensitive.

**NoSB, NoLB**: set 0 to enable breakpoint on store/load respectively.

**BLM7-0**: a per-byte mask for data comparison. A zero bit means compare this byte, a 1 bit means to ignore its value. Set this field all-ones to disable the data match.

**TE**: set 1 to use as trigger for "PDtrace" instruction tracing.

**BE**: set 1 to activate breakpoint. This fields resets to zero, to avoid spurious breakpoints caused by random register settings: don’t forget to set it!

### 8.1.12 Understanding breakpoint conditions

There are a lot of different fields and settings which are involved in determining when a hardware breakpoint detects its condition and causes an exception.

In all cases, there will be no break if you’re in debug mode already... but then for a break to happen:

- **For all breakpoints including instructions**: all the following must be true:
  1. The breakpoint control register enable bit \[IBAn[BE]/DBAn[BE]\] is set.

---

28. Why are there 8 bytes, when the 74K core is a 32-bit CPU with only 32-bit general purpose registers? Well, the \[DBCn[BAl]\] and \[DBCn[BLM]\] fields each have a bit for each byte-lane across the data bus, and the 74K core has a 64-bit data bus (and in fact can do 64-bit load and store operations, for example for floating point values).

29. "1-to-enable" would feel more logical. The advantage of using 0-to-enable here is that the zero value means “break on either read or write”, which is a better default than “never break at all”.

---
2. the address generated by the program for instruction fetch, load or store matches those bits of the break-
point’s address register $IBAn/DBAn$ for which the corresponding address-mask register bits in $IBAn/DBAn$ are 
zero.

3. either $IBCn[\text{ASIDuse}]/DBCn[\text{ASIDuse}]$ is zero (so we don’t care what address space we’re matching against), 
OR the address-space ID of the running program, i.e. $\text{EntryHi[ASID]}$, is equal to the value in $IBASIDn/
\text{DBASID}n$.

That’s all for instruction breakpoints, but for data-side breakpoints also:

- **Data compare break conditions (not value related):** both the following must be true:

4. It’s a load and $DBCn[\text{NoLB}]$ is zero, or it’s a store and $DBCn[\text{NoSB}]$ is zero.

5. The load or the store touches at least one byte-within-doubleword for which the corresponding $DBCn[\text{BAI}]$
    bit is zero.

If you didn’t want to compare the load/store value then $DBCn[\text{BLM}]$ will be all-ones, and you’re done. But if you
also want to consider the value:

- **Data value compare break conditions:**

6. the data loaded or stored, as it would appear on the system bus, matches the 64-bit contents of $DBVHin$ with $DBVn$ in each of those 8-bit groups for which the corresponding bit in $DBCn[\text{BLM}]$ is zero.

That’s it.

### 8.1.13 Imprecise debug breaks

Instruction breakpoints, and data breakpoints filtering only on address conditions are *precise*; that means that:

1. $\text{DEPC}$ will point at the fetched or load/store instruction itself (except if it’s in a branch delay slot, will point at the
branch instruction);

2. The instruction will not have caused any side effects; in particular, the load/store will not reach the cache or
memory.

Most exceptions in MIPS architecture CPUs are precise. But because of the way the 74K core optimizes loads and
stores by permitting the CPU to run on at least until it needs to use the data from a load, data breakpoints which filter
on the data value are *imprecise*. The debug exception will happen to whatever instruction (typically later in the
instruction stream) is running when the hardware detects the match, and not necessarily to the same TC. The debug-
ging software must cope.

### 8.1.14 PC Sampling with EJTAG

A valuable trick available with recent revisions of the EJTAG specification and probes, “PC sampling” provides a
non-intrusive way to collect statistical information about the activity of a running system. You can tell whether PC
sampling is enabled by looking at $\text{DCR[PCS]}$, as shown in Figure 7-5 above.

The hardware snapshots the “current PC” periodically, and stores that value where it can be retrieved by a debug
probe. It’s then up to software to construct a histogram of samples over a period of time, which (statistically) allows a
programmer to see where the CPU has spent most cycles. Not only is this useful, but it’s also familiar: systems have
used intrusive interrupt-based PC-sampling for many years, so there are tools which can readily interpret this sort of data.

When PC sampling is configured in your core, it runs continuously. Some sleight of hand is used if the CPU is hanging on a `wait` instruction. Rather than wasting even a small amount of power running the counter and resampling the PC of the `wait` instruction, the hardware simply keeps the “new” bit set while it is in this state telling the profiling software that yes, we are still at that instruction. You can choose to sample as often as once per 32 cycles or as rarely as once per 4096 cycles 30; at every sampling point the address of the instruction completing in that cycle (or if none completes, the address of the next instruction to complete) is deposited in a JTAG-accessible register. Sampling rate is controlled by the `DCR[PCR]` field of the debug control register shown in Figure 7-5.

In addition to the 32 bits of the instruction address, several other fields are stored by the hardware to help identify the instruction. The aforementioned “new” bit indicates a new sample, which a probe can use to avoid double-counting the same sample. On multi-threaded CPUs where there might be several copies of the code running, a TCID field is also appended. The then-current ASID may also be included so that you can interpret the virtual PC. The ASID is included unless the `DCR[PCnoASID]` bit is set. This bit may be hardwired in a given implementation or the bit might be writable, so go ahead and try to change it if you feel like it (but be sure to read it back and see if the write ‘stuck’ so that you know how many bits to scan and how to interpret them).

EJTAG revision 5.0 adds a new optional mechanism for triggering PC sampling when an instruction fetch misses in the I-cache. When the `PCIM` and `PCSe` fields of the Debug Control Register (`DCR[26]` and `DCR[5]`) are set to 1, instructions that miss in the I-cache and all the uncached fetches are captured. The capturing of the I-cache misses does not depend on the PC Sampling Rate (`DCR[8:6]`). Whenever there is a miss, that PC will be captured. The captured PC will be sent to EJTAG to shift out through `PCSAMPLE`. Over time, this collection mode results in an overall picture of the instruction cache behavior and can be used to increase performance by re-arranging code to minimize cache thrashing.

### 8.1.15 JTAG-accessible and memory-mapped PDtrace TCB Registers

The DCR and the hardware breakpoint registers are EJTAG registers that are all both JTAG-accessible and memory-mapped. In addition to the DCR and the hardware breakpoint registers, the EJTAG PDtrace Registers listed in Table 8.5 are also memory-mapped to `drseg`. These registers allow software to access the on-chip trace memory. A load from the EJAG register `TCBTW` will return the data at the address location pointed to by the read pointer `TCBRDP`. See the *Software User’s Manual* for more details and rules to access the on-chip trace memory.

<table>
<thead>
<tr>
<th>Offset in drseg</th>
<th>Register Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x3000</td>
<td><code>TCBCtrlA</code></td>
<td>The <code>TCBCtrlA</code> register.</td>
</tr>
<tr>
<td>0x3008</td>
<td><code>TCBCtrlB</code></td>
<td>The <code>TCBCtrlB</code> register.</td>
</tr>
<tr>
<td>0x3010</td>
<td><code>TCBCtrlC</code></td>
<td>The <code>TCBCtrlC</code> register.</td>
</tr>
<tr>
<td>0x3018</td>
<td><code>TCBCtrlD</code></td>
<td>The <code>TCBCtrlD</code> register.</td>
</tr>
<tr>
<td>0x3020</td>
<td><code>TCBCtrlE</code></td>
<td>The <code>TCBCtrlE</code> register.</td>
</tr>
<tr>
<td>0x3028</td>
<td><code>TCBCtrlF</code></td>
<td>The <code>TCBCtrlF</code> register.</td>
</tr>
</tbody>
</table>

---

30. Since it runs continuously, it’s a good thing that from reset the sampling period defaults to its maximum.
### Table 8.5 Mapping TCB Registers in drseg (Continued)

<table>
<thead>
<tr>
<th>Offset in drseg</th>
<th>Register Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x3100</td>
<td>TCBTW</td>
<td>Trace Word read register. This register holds the Trace Word just read from on-line trace memory.</td>
</tr>
<tr>
<td>0x3108</td>
<td>TCBRDP</td>
<td>Trace Word Read pointer. It points to the location in the on-line trace memory where the next Trace Word will be read. A TW read has the side-effect of post-incrementing this register value to point to the next TW location. (A maximum value wraps the address around to the beginning of the trace memory).</td>
</tr>
<tr>
<td>0x3110</td>
<td>TCBWRP</td>
<td>Trace Word Write pointer. It points to the location in the on-line trace memory where the next new Trace Word will be written.</td>
</tr>
<tr>
<td>0x3118</td>
<td>TCBSTP</td>
<td>Trace Word Start Pointer. It points to the location of the oldest TW in the on-chip trace memory.</td>
</tr>
<tr>
<td>0x3120</td>
<td>BKUPRDP</td>
<td>This is not a TCB register, but needed on a reset to save the TCBRDP value before that register is reset to 0. This allows the software that comes up after a (hard or soft) reset to know the last-known good value of TCBRDP before system crash, and potentially read the trace memory from or to the appropriate trace memory location.</td>
</tr>
<tr>
<td>0x3128</td>
<td>BKUPWRP</td>
<td>This is not a TCB register, but needed on a reset to save the TCBWRP value before that register is reset to 0. This allows the software that comes up after a (hard or soft) reset to know the last-known good value of TCBWRP before system crash, and potentially read the trace memory from or to the appropriate trace memory location.</td>
</tr>
<tr>
<td>0x3130</td>
<td>BKUPSTP</td>
<td>This is not a TCB register, but needed on a reset to save the TCBSTP value before that register is reset to 0. This allows the software that comes up after a (hard or soft) reset to know the last-known good value of TCBSTP before system crash, and potentially read the trace memory from or to the appropriate trace memory location.</td>
</tr>
<tr>
<td>0x3200-0x3238</td>
<td>TCBTrigX</td>
<td>The TCBTrigX set of registers. The number of implemented registers is determined by the value in TCBCONFIGTRIG.</td>
</tr>
</tbody>
</table>
8.2 PDtrace™ instruction trace facility

An instruction trace is a set of data generated when a program runs which allows you to recreate the sequence of instructions executed, possibly with additional information included about data values. Instruction traces rapidly become enormous, and are typically generated in some kind of abbreviated form, which may be reconstructed by software which is in possession of a copy of the binary code of your system.

74K family cores can be configured with PDtrace logic, which provides a non-intrusive way of finding out what instructions your CPU ran. If your system includes PDtrace logic, Config3[TL] will read 1.

With a very high-speed CPU like the 74K core this is challenging, because you need to send data so fast. The PDtrace system deals with this by:

- **Compressing the trace**: a software tool in possession of the binary of your program can predict where execution will go next, following sequential instructions and fixed branches. To trace your program it needs only to know whether conditional branches were taken, and the destination of computed branches like jump-register.

- **Switching the trace on and off**: the 74K core can be configured with up to 8 “trace triggers”, allowing you to start and stop tracing based on EJTAG breakpoint matches: see Section 8.1.11, “EJTAG breakpoint registers” above and Table 8.21 below.

- **High-speed connection to a debug/trace probe**: optional. But if fitted, it uses advanced signalling techniques to get trace data from the CPU core, out of dedicated package pins to a probe. Good probes have generous amounts of high-speed memory to store long traces.

  TraceControl2[ValidModes,TBI,TBU] (described below at Figure 7-10 and following) tell you whether you have such a connection available on your core. You’ll have to ask the hardware engineers whether they brought out the connector, of course.

- **Very high-speed on-chip trace memory**: if fitted, you may find between 256bytes and 8Mbytes of trace memory in your system (larger than a few Kbytes is unlikely). Again, see TraceControl2[ValidModes,TBI,TBU] to find out what facilities you have.

- **Option to slow the CPU to match the tracing speed**: when you really, really need a full trace, and are prepared to slow down your program if necessary to wait while the trace information is sent to the probe. This is controlled by TraceControl[IO], see below.

- **Software access to on-chip trace memory**: A new mechanism is provided to allow software to read the on-chip trace memory. This is achieved by mapping all the TCB registers to drseg.

In practice the PDtrace logic depends on the existence of an EJTAG unit (described in the previous section) and an enhanced EJTAG probe. To benefit from on-probe trace memory, the probe will need to attach to PDtrace-specific signals.

This manual describes only the lowest-level building blocks as visible to software. For real hardware information refer to [PDTRACETCB]; for guidance about how to use the PDtrace facilities for software development see [PDTRACEUSAGE]. To use PDtrace facilities, you’ll have to read the software manuals which come with a probe.

8.2.1 74K core-specific fields in PDtrace™ JTAG-accessible registers

The PDtrace system is controlled by the JTAG-accessible registers TCBCONTROLA, TCBCONTROLB, TCBCON- TROLC, TCBCONTROLD, and TCBCONTOLE. Normally they are not visible to software running on the CPU,
but we'll document fields and configured values which are specific to 74K family CPUs. With the new feature of enabling software to access the on-chip trace memory, all the JTAG-accessible registers are visible to software via a load or store to their drseg memory mapped location.

**Table 8.6 Fields in the TCBCONTROLA register**

<table>
<thead>
<tr>
<th>Field</th>
<th>Bit Position</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VModes</td>
<td>29-30</td>
<td>reads “1 0”, showing that 74K family cores support all tracing modes.</td>
</tr>
<tr>
<td>ADW</td>
<td>27</td>
<td>reads “1” to indicate that we support the wide (32-bit) internal trace bus.</td>
</tr>
<tr>
<td>Ineff</td>
<td>20</td>
<td>set to 1 to indicate that core-specific-inefficiency tracing is enabled.</td>
</tr>
</tbody>
</table>

In TCBCONTROLA:

**VModes**: reads “1 0”, showing that 74K family cores support all tracing modes.

**ADW**: reads “1” to indicate that we support the wide (32-bit) internal trace bus.

**Ineff**: set to 1 to indicate that core-specific-inefficiency tracing is enabled.

**Table 8.7 Fields in the TCBCONTROLB register**

<table>
<thead>
<tr>
<th>Field</th>
<th>Bit Position</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FDT</td>
<td>24</td>
<td>set to 1 to indicate that Filtered Data Trace is enabled</td>
</tr>
<tr>
<td>TRPAD</td>
<td>19</td>
<td>set to 0 to enable software to access on-chip trace memory via the drseg mapped TCB Registers.</td>
</tr>
<tr>
<td>NumDO</td>
<td>11</td>
<td>On the 74K family the number of bits to specify the DataOrder field within the trace format is five bits to support 32 outstanding load and stores. The outstanding loads and stores is with respect to the PDtrace unit not the Load Store unit.</td>
</tr>
</tbody>
</table>

In TCBCONTROLB:

**FDT**: set to 1 to indicate that Filtered Data Trace is enabled.

**TRPAD**: set to 0 to enable software to access on-chip trace memory via the drseg mapped TCB Registers.

**NumDO**: On the 74K family the number of bits to specify the DataOrder field within the trace format is five bits to support 32 outstanding load and stores. The outstanding loads and stores is with respect to the PDtrace unit not the Load Store unit.

**Figure 8.16 Fields in the TCBCONTROLE register**

<table>
<thead>
<tr>
<th>Field</th>
<th>Bit Position</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TrIDLE</td>
<td>9</td>
<td>set by the hardware to indicate that the trace unit is not processing any data. This is especially useful when switching control from hardware to software and vice-versa. After turning trace off (recommended to turn TraceControll[ON], TCBCONTROLA[ON], and TCBCONTROLB[EN] off), this bit should be queried and if the trace unit is idle, then it is safe to change the trace control settings. After changing the settings, trace can be turned back on, and tracing resumes cleanly with the new control.</td>
</tr>
</tbody>
</table>

Aside from TrIDLE the rest of the bits in TCBCONTROLE are enable and control bits for performance counter tracing.
In TCBCONFIG:

**CF1**: read-only, reads zero because there are no more TCB configuration registers.

**PiN**: read-only, reads zero because the 74K core is a single-issue (single pipeline) processor.

**REV**: reads 1, denoting compliance with revision 4.0 of the TCB specification.

**REV**: reads 3, denoting compliance with revision 6.0 of the TCB specification.

### 8.2.2 CP0 registers for the PDtrace™ logic

There are three categories of registers:

- **TraceControl**, **TraceControl2** and **TraceControl3** *(Figure 8.18/Figure 8.19)*: allow the software to take charge of what is being traced.

- **UserTraceData1** and **UserTraceData2** *(Section 8.2.4 “UserTraceData1 reg and UserTraceData2 reg”)*: allows software to send a “user format” trace record, which can be interpreted by suitable trace analysis software to build interesting facilities.

- **TraceBPC** *(Figure 8.21)*: controls whether and how individual EJTAG breakpoint trace triggers take effect.

**Figure 8.17 Fields in the TCBCONFIG register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 17 | 16 | 15 | 14 | 13 | 10 | 9 | 8 | 6 | 5 | 4 | 3 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| CF1 | 0 | TRIG | SZ | CRMax | CRMin | PW | PiN | OnT | OnF | REV |

**TS**: set 1 to put software (manipulating this register) in control of tracing. Zero from reset.

**UT**: software can output a "user triggered record" (just write any 32-bit value to the **UserTraceData** register). There have been two types of user-triggered record, and this bit says which to output: 0 → Type 1 record, 1 → Type 2. This bit is deprecated as there are now two registers **UserTraceData1** and **UserTraceData2**. If a write to **UserTraceData1** or **UserTraceData2** occurs, then the type is UT1 or UT2 respectively.

**Ineff**: set to 1 to indicate that core-specific-inefficiency tracing is enabled.
TB: "trace all branch" - when 1, output all branch addresses in full. Normally, predictable branches need not be sent.

IO: "inhibit overflow" - slow the CPU rather than lose trace data because you can’t capture it fast enough.

D, E, K, S, U: do trace in various CPU modes: separate bits independently filter for debug, exception, kernel, supervisor and user mode. Set 1 to trace.

ASID_M, ASID, G: controls ability to trace for just one (or some) processes, recognized by their current ASID value as found in EntryHi[ASID]. Set the G ("global") to trace instructions from all and any ASIDs. Otherwise set TraceControl[ASID] to the value you want to trace and ASID_M to all 1s (you can also use ASID_M as a bit mask to select several ASID values at once).

TFCR: switch on to generate full PC addresses for all function call and return instructions.

TLSM: switch on to trace all D-cache misses (potentially including the miss address).

TIM: switch on to trace all I-cache misses.

Or: master trace on/off switch - set 0 to do no tracing at all.

The read-only fields in TraceControl2 provide information about the capabilities of your PDtrace system. That system may include a plug-in probe, and in that case the TraceControl2[SyP] field may read as garbage until the probe is plugged in.

Mode: whenever trace is turned on, you capture an instruction trace. Mode is a bit mask which determines what load/store tracing will be done. It’s coded like this:

<table>
<thead>
<tr>
<th>Bit No Set</th>
<th>What gets traced</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>PC</td>
</tr>
<tr>
<td>1</td>
<td>Load addresses</td>
</tr>
<tr>
<td>2</td>
<td>Store addresses</td>
</tr>
<tr>
<td>3</td>
<td>Load data</td>
</tr>
<tr>
<td>4</td>
<td>Store data</td>
</tr>
</tbody>
</table>

However, see TraceControl2[ValidModes] (description below) for what your PDtrace unit is actually capable of doing. Bad things can happen if you request a trace mode which isn’t available.

TraceControl2[ValidModes]: what is this PDtrace unit capable of tracing?

<table>
<thead>
<tr>
<th>ValidModes</th>
<th>What can we trace?</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>PC trace only</td>
</tr>
<tr>
<td>01</td>
<td>Can trace load/store addresses</td>
</tr>
<tr>
<td>10</td>
<td>Can trace load/store addresses and data</td>
</tr>
</tbody>
</table>

31. Prior to v4 of the PDtrace specification, this field was in TraceControl, and was too small to allow all conditions to be specified independently.
TraceControl2[TBI, TBU]: best considered together, these read-only bits tell you whether there is an on-chip trace memory, on-probe trace memory, or both - and which is currently in use.

<table>
<thead>
<tr>
<th>TBI</th>
<th>TBU</th>
<th>On-chip or probe trace memory?</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>only on-chip memory available</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>only probe memory available</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Both available, currently using on-chip</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Both available, currently using probe</td>
</tr>
</tbody>
</table>

TraceControl2[SyP]: read-only field which lets you know how often the trace unit sends a complete PC address for synchronization purposes, counted in CPU pipeline clock cycles. The period is $2^{(SyP + 5)}$. Valid periods are $2^5$ to $2^{12}$.

TraceControl2[SyPExt]: This is an extension to the SyP. It is useful when a higher number of cycles is desired between synchronization events. The same formula applies as that described above, except that it applies to the juxtaposition of SyPExt and SyP. The period is $2^{(SyPExt + SyP + 5)}$. Valid periods are $2^5$ to $2^{31}$. If the user tries to specify a period above $2^{31}$, the behavior is unpredictable.

TraceControl3[FDT]: set to 1 to indicate that Filtered Data Trace is enabled

TraceControl3[TRPAD]: read-only bit that is loaded from TCBControlB[TRPAD].

TraceControl3[TrIDLE]: read-only bit that is set by the hardware to indicate that the trace unit is not processing any data. This is especially useful when switching control from hardware to software and vice-versa. After turning trace off (recommended to turn TraceControl[ON], TCBCONTROLA[ON], and TCBCONTROLB[EN] off), this bit should be queried and if the trace unit is idle, then it is safe to change the trace control settings. After changing the settings, trace can be turned back on, and tracing resumes cleanly with the new control.

The rest of the bits in TraceControl3 enable and control performance counter tracing.

8.2.3 JTAG triggers and local control through TraceIBPC/TraceDBPC

Recent revisions of the PDtrace specification have defined much finer controls on tracing. In particular, you can now trace only cycles matching some “breakpoint” criteria, and there is a two-stage process where cycles are traced only after an “arm” condition is detected. The new fields are shown in Figure 8.21

| Figure 8.21 Fields in the TraceIBPC/TraceDBPC registers |
|---------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| TraceIBPC     | TraceDBPC   | 31 | 30 | 29 | 28 | 27 | 26 | 24 | 23 | 21 | 20 | 18 | 17 | 15 | 14 | 12 | 11 | 9  | 8  | 6  | 5  | 3  | 2  | 0  |
| 0             | PCT         | IE | ATE | DE | IBPC3 | IBPC2 | IBPC1 | IBPC0 | DBPC1 | DBPC0 |

In either TraceIBPC or TraceDBPC:

PCT: set to 1 and a performance counter trigger signal is generated when an EJTAG breakpoint match occurs.

IE, DE: master 1-to-enable bit for triggers from EJTAG instruction and data breakpoints respectively.

ATE: Read-only bit which lets you know whether the additional trigger controls such as ARM, DISARM, and data-qualified tracing (introduced in v4.00 of the PDtrace specification) are available - which they may be on the 74K core. This bit is deprecated and reads as zero.
IBPC8-0, DBPC8-0: each three-bit field encodes tracing options independently, for up to nine EJTAG I- and D-side breakpoints (this is generous: your 74K core will typically have no more than 4 I- and 2 D-breakpoints).

Each entry can be set as follows:

<table>
<thead>
<tr>
<th>xBPC field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Stop tracing (no effect if off already).</td>
</tr>
<tr>
<td>1</td>
<td>Start tracing (no effect if on already).</td>
</tr>
<tr>
<td>2</td>
<td>Trace instructions which cause this trigger.</td>
</tr>
</tbody>
</table>

However, do TraceIBPC/TraceDBPC exist in your system? They will be there only if you have an EJTAG unit (does Config1[EP] read 1?), and that unit has at least one breakpoint register - check that at least one of DCR[DB,IB] is set (as described in).

8.2.4 UserTraceData1 reg and UserTraceData2 reg

Write any 32-bit value you like here and the trace unit will send a “user” record (if only one UserTraceData register exists, then there are two “types” of user record, and which you output depends on TraceControl[UT], see above). However if two UserTraceData registers exist then writing to UserTraceData1 will generate a trace record with type UT1, and writing to UserTraceData2 will generate a trace record with type UT2. You need to send something your trace analysis system will understand, of course! Perhaps it’s worth noting that this “user” is local debug software, and doesn’t mean low-privilege software running in “user mode” - which of course would not be able to access this register. CP0 access rules apply when writing to this “user” register.

8.2.5 Summary of when trace happens

The many different enable bits which control trace add up to (or strictly “and” up to) a whole bunch of reasons why you won’t get any trace output. So it may be worth summarizing them here. So:

- If software is in charge (that is, if TraceControl[TS]==1) then:
  - TraceControl[On] must be set.
  - At least one of the CPU mode filter bits TraceControl[D,E,S,K,U] must be set 1 to trace instructions in debug, exception, supervisor, kernel or user-mode respectively. Mostly likely either just TraceControl[U] will be set (to follow just one process in a protected OS), or TraceControl[E,S,K,U] to follow all the software at bare-iron level (but not to trace EJTAG debug activity);
  - Either TraceControl[G] is set (to trace everything regardless of current ASID) or TraceControl[ASID] (as masked by TraceControl[ASID_M]) matches the current value of the core-under-test’s EntryHi[ASID] field.
  - The signal PDI_TraceOn is asserted by the trace block. This will typically be true whenever the probe is plugged in and connected to software.
  - As above there are D,E,S,K,U,G and ASID bits (there isn’t an “ASID_M” in this case) which must be set appropriately in the JTAG-accessible TCBCONTROLA register, which is not otherwise described here.

Whether JTAG or TraceControl is in charge, then:
• There must have been a cycle recently when there was an “on trigger”, that is:
  – The CPU tripped an EJTAG breakpoint with the \texttt{IBCn[TE]}/\texttt{DBCn[TE]} bit set to request a trace trigger (for I-side and D-side respectively);
  – \texttt{TraceIBPC[IE]/TraceDBPC[DE]} (respectively) was set to enable triggers from EJTAG breakpoints;
  – the appropriate \texttt{TraceBPC[IBPCx]/TraceBPC[DBPCx]} field has some kind of “on” trigger - and if this trigger is conditional on “arm” there must have been an arm event since system reset or any disarm event; or the trigger unconditionally turns trace on.

• And since the on-trigger time, there must not have been a cycle which acted as an “off trigger”, that is:
  – The CPU tripped an EJTAG breakpoint with the \texttt{IBCn[TE]}/\texttt{DBCn[TE]} bit set, and \texttt{TraceBPC[IE]/TraceBPC[DE]} (respectively) were still set;
  – where the appropriate \texttt{TraceIBPC[IBPCn]/TraceDBPC[DBPCn]} fields is set to disable triggering (subject to arming).

If there is more than one breakpoint match in the same cycle, an “on” trigger wins out over any number of “off”.
8.3 CP0 Watchpoints

Some cores may be built with no EJTAG debug unit to save space, and some debug software may not know how to use EJTAG resources. So it may be worth configuring the four non-EJTAG CP0 watchpoint registers. In 74K cores you get two I-side and two D-side registers.

These registers provide the interface to a debug facility that causes an exception if an instruction or data access matches the address specified in the registers. Watch exceptions are not taken if the CPU is already in exception mode (that is if \texttt{Status[EXL]} or \texttt{Status[ERL]} is already set).

Watch events which trigger in exception mode are remembered, and result in a “deferred” exception, taken as soon as the CPU leaves exception mode.

This CP0 watchpoint system is independent of the EJTAG debug system (which provides more sophisticated hardware breakpoints).

The \texttt{WatchLo0-3} registers hold the address to match, while \texttt{WatchHi0-3} hold a bundle of control fields.

8.3.1 The WatchLo0-3 registers

Used in conjunction with \texttt{WatchHi0-3} respectively, each of these registers carries the virtual address and what-to-match fields for a CP0 watchpoint.

![Figure 8.22 Fields in the WatchLo0-3 Register]

\texttt{WatchLo0-3[VAddr]}: the address to match on, with a resolution of a doubleword.

\texttt{WatchLo0-3[I,R,W]}: accesses to match: I-fetches, Reads (loads), Writes (stores). 74K cores have separate I- and D-side watchpoints, so you’ll find that the I-side \texttt{WatchLo0-1[R]} and \texttt{WatchLo0-1[W]} is fixed to zero, while for the D-side-only watchpoint, \texttt{WatchLo2-3[I]} will be zero.

8.3.2 The WatchHi0-3 registers

![Figure 8.23 Fields in the WatchHi0-3 Register]

\texttt{WatchHi0-3[M]}: the \texttt{WatchHi0-3[M]} bit is set whenever there is one more watchpoint register pair to find; your software should use it (starting with \texttt{WatchHi0}) to figure out how many watchpoints there are. That’s more robust than reading the CPU manual...

\texttt{WatchHi0-3[G,ASID]}: \texttt{WatchHi0-3[ASID]} matches addresses from a particular address space (the "ASID" is like that in TLB entries) — except that you can set \texttt{WatchHi0-3[G]} ("global") to match the address in any address space.
WatchHi0-3[Mask]: implements address ranges. Set bits in WatchHi0-3[Mask] to mark corresponding WatchLo0-3[VAddr] address bits to be ignored when deciding whether this is a match.

WatchHi0-3[I,R,W]: read your WatchHi0-3 after a watch exception, and these fields tell you what type of access (if anything) matched.

Write a 1 to any of these bits in order to clear it (and therefore prevent the exception from immediately happening again). This behavior is unusual among CP0 registers, but it is quite convenient: to clear a watchpoint of all the exception causes you’ve seen just read the value of WatchHi0-3 and write it back again.

8.4 Performance counters

Performance counters are provided to allow software to monitor the occurrence of events of interest within the core, and can be very useful in analyzing system performance.

74K family CPUs are fitted with four counters, each of which can be set up to count one of a large choice of different events. Each 32-bit counter is accompanied by a control register whose layout is shown in Figure 8.24.

![Figure 8.24 Fields in the PerfCtl0-3 Register](image)

There are usually four counters, but software should check using the PerfCtl[M] bit (which indicates “at least one more”).

Then the fields are:

M: Reads 1 if there is another PerfCtl register after this one.

Event: determines which event this counter will count; see Table 8.8 below. Note that the odd-numbered and even-numbered counters mostly count different events, though some particularly important events can use any of the four counters.

PCTD: setting this bit prevents the tracing of data from this performance counter when performance counter trace mode in PDTrace is enabled.

IE: set to cause an interrupt when the counter “overflows” into its bit 31. This can either be used to implement an extended count, or (by presetting the counter appropriately) to notify software after a certain number of events have happened.

U, S, K, EXL: count events in User mode, Supervisor mode, Kernel mode and Exception mode (i.e. when Status[EXL] is set) respectively. Set multiple bits to count in all cases.

The events which can be counted in the 74K core are in Table 8.8. Blank fields are reserved. But before you get there, take a look at the next sub-section...
8.4.1 Reading the event table.

There are a lot of events you can count. It’s relatively cheap to wire another signal from the internals of the core into a counter. It’s time consuming and expensive to formulate a signal which represents exactly what a software engineer might want to count, and even more expensive to test it. Where the definitions in Table 8.8 are clear and simple, they’re usually exactly right. Where they seem more obscure, tread carefully, and don’t just blame the author of this manual (though sometimes it is my fault!) When you use a counter, use it first on a piece of code where you know the answer, and check you’re really counting what you think you are.

When reading the table:

- **IFU**: is the “instruction fetch unit” of the CPU pipeline. We can’t describe some events without referring to the inside of the CPU. You might like to look back at Section 1.4 “A brief guide to the 74K® core implementation”.

- **LDQ, FSB, WBB**: CPU queues, described in Section 3.3.1, “Read/write ordering and cache/memory data queues in the 74K® core”.

- **Instruction fetch events**: these include events in the I-cache, ITLB and main TLB (JTLB, for “joint TLB”, since it serves both I-fetches and data loads/stores). When you count these remember you are counting instructions at the start of the pipeline — and there are many reasons why instructions are fetched but never executed (more precisely, they never graduate):
  
  - 74K CPUs have a 128-bit wide interface to the I-cache and fetch four instructions at once, so you only get one cache fetch for that group of four instructions. But even then, an unconditional branch which is not at the end of a group of four instructions means the remaining instructions will not be used: you can’t just multiply I-cache fetches by four...

  - When you get an exception all work started on instructions later in sequence than the exception victim is discarded: those instructions have been fetched and counted.

  - The IFU’s branch predictors cause it to fetch speculatively from a predicted branch target. When that turns out to be wrong, those speculative instructions will be discarded.

If there’s an exception-causing address error during I-fetch, that fetch won’t be counted.

- **Exceptions in a branch delay slot**: are handled by internally setting the exception-return register **EPC** to point to the branch instruction. After the exception is handled and control returns, the branch instruction is re-executed: all MIPS branch instructions are contrived so the re-execution does exactly the same thing as the first time. But the branch instruction is “really” run twice, and any performance count will show that.

- **Bubble**: is somewhat like a no-op, generated inside the execution unit. It travels down the pipeline like a real instruction. When it reaches the pipeline position which is used by real instructions to access some resource, you can be sure that resource will not be used for that cycle.

- **Issue pool**: this document’s informal name for the heap of instructions which are candidates for issue. These instructions are kept in two 6-entry hardware queues which the implementation documents call DDQ0 and DDQ1 (for ALU and AGEN type instructions respectively).
Table 8.8 Performance Counter Event Codes in the PerfCtl0-3[Event] field.

<table>
<thead>
<tr>
<th>Event No</th>
<th>counter0/2</th>
<th>counter1/3</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Cycles</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Instructions graduated</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td><code>jr $31</code> (return) instructions that are predicted</td>
<td><code>jr $31</code> predicted but guessed wrong</td>
</tr>
<tr>
<td>3</td>
<td>Cycles where no instruction is fetched because it has no “next address” candidate, or after a <code>wait</code>.</td>
<td><code>jr $31</code> (return) instructions fetched and not predicted using RPS</td>
</tr>
<tr>
<td>4</td>
<td>ITLB accesses.</td>
<td>ITLB misses, when the I-side requests a JTLB access.</td>
</tr>
<tr>
<td>5</td>
<td>Reserved</td>
<td>JTLB instruction access fails (will lead to an exception)</td>
</tr>
<tr>
<td>6</td>
<td>I-cache accesses. 74K/84K have a 128-bit connection to the I-cache and fetch instructions in fours where possible. This counts every such access (including instructions which are never executed). And more: for example, following a branch which is correctly predicted taken, one or more instructions on the straight-through path may be accessed.</td>
<td>I-cache misses. Includes misses resulting from fetch-ahead and speculation.</td>
</tr>
<tr>
<td>7</td>
<td>Cycles where no instruction is fetched because we missed in the I-cache</td>
<td>ReservedL2 I-miss cycles</td>
</tr>
<tr>
<td>8</td>
<td>Cycles where no instruction is fetched because we’re waiting for an I-fetch from uncached memory.</td>
<td>PDTrace back stalls</td>
</tr>
<tr>
<td>9</td>
<td>Number of replays within the IFU that happen because Instruction buffer is full.</td>
<td>Number of valid fetch slots killed in the IFU due to branches/jumps or other stalling instructions.</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>11</td>
<td>Reserved.</td>
<td>Reserved.</td>
</tr>
<tr>
<td>12</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>Cycles when no instructions can be added to ALU issue pool, because the pool is full.</td>
<td>Cycles when no instructions can be added to AGEN issue pool, because the pool is full.</td>
</tr>
<tr>
<td>14</td>
<td>Cycles where no instructions can be added to ALU issue pool, because we’ve run out of ALU CBs.</td>
<td>Cycles where no instructions can be added to AGEN issue pool, because we’ve run out of AGEN CBs.</td>
</tr>
<tr>
<td>15</td>
<td>Cycles where no instructions can be added to issue pool, because we’ve used all the FIFO entries (in the “CLDQ”) which keep track of data going to the FPU.</td>
<td>Cycles where no instructions can be added to issue pool, because we’ve filled the “in order” FIFO used for coprocessor instructions (the “IOIQ”)</td>
</tr>
<tr>
<td>16</td>
<td>Cycles with no ALU-pipe issue: no instructions available.</td>
<td>Cycles with no AGEN-pipe issue: no instructions available.</td>
</tr>
<tr>
<td>17</td>
<td>Cycles with no ALU-pipe issue: we have instructions, but operands not ready</td>
<td>Cycles with no AGEN-pipe issue: we have instructions, but operands not ready</td>
</tr>
<tr>
<td>18</td>
<td>Cycles with no ALU-pipe issue: valid instructions and operands ready, but some resource is unavailable (perhaps <code>div</code> is looping and inhibiting MDU instructions). CorExt resources could lead to the same thing.</td>
<td>Cycles with no AGEN-pipe issue: we have load(s) with operands ready, but there’s an older non-issued store or cacheop which might turn out to affect the load data.</td>
</tr>
</tbody>
</table>
### Table 8.8 Performance Counter Event Codes in the PerfCtl0-3[Event] field.

<table>
<thead>
<tr>
<th>Event No</th>
<th>counter0/2</th>
<th>counter1/3</th>
</tr>
</thead>
<tbody>
<tr>
<td>19</td>
<td>ALU-pipe bubble issued. The resulting empty pipe-stage guarantees that some resource will be unused for a cycle, sometime soon. Used, for example, to guarantee an opportunity to write <code>mfc1</code> data into a CB.</td>
<td>Reserved</td>
</tr>
<tr>
<td>20</td>
<td>Cycles when one instruction is issued.</td>
<td>Cycles when two instructions are issued (one ALU, one AGEN)</td>
</tr>
<tr>
<td>21</td>
<td>Out-of-order ALU issue (that is, the instruction issued is not the oldest in the pool).</td>
<td>Out-of-order AGEN issue.</td>
</tr>
<tr>
<td>22</td>
<td>Graduated JAR/JALR,HB</td>
<td>D-Cache line refill (not LD/ST misses)</td>
</tr>
<tr>
<td>23</td>
<td>Cacheable loads.</td>
<td>All D-cache accesses (loads, stores, prefetch, cacheop etc). Will include counts for some instructions which didn’t graduate.</td>
</tr>
<tr>
<td>24</td>
<td>D-Cache writebacks</td>
<td>D-Cache misses</td>
</tr>
<tr>
<td>25</td>
<td>D-side JTLB accesses</td>
<td>D-side JTLB translation fails. Not quite every one corresponds to an exception: the instruction might be discarded by someone else’ redirect before it reaches the exception resolution point.</td>
</tr>
<tr>
<td>26</td>
<td>Load/store instruction redirects, which happen when the load/store follows too closely on a possibly-matching cacheop.</td>
<td>The 74K core’s D-cache has an auxiliary virtual tag, used to help pick the right line early. When (occasionally) the physical tag check shows some mismatch, it is treated as a cache miss — in processing the “miss” we’ll correct the virtual tag for future accesses. This event counts those bogus “misses.”</td>
</tr>
<tr>
<td>27</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>L2 cache writebacks</td>
<td>L2 cache accesses</td>
</tr>
<tr>
<td>29</td>
<td>L2 cache misses</td>
<td>L2 cache misses</td>
</tr>
<tr>
<td>30</td>
<td>Cycles Fill Store Buffer(FSB) are full and cause a pipe stall</td>
<td>Cycles Fill Store Buffer(FSB) &gt; 1/2 full</td>
</tr>
<tr>
<td>31</td>
<td>Cycles Load Data Queue (LDQ) are full and cause a pipe stall</td>
<td>Cycles Load Data Queue(LDQ) &gt; 1/2 full</td>
</tr>
<tr>
<td>32</td>
<td>Cycles Writeback Buffer(WBB) are full and cause a pipe stall</td>
<td>Cycles Writeback Buffer(WBB) &gt; 1/2 full</td>
</tr>
<tr>
<td>33</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>34</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>35</td>
<td>Redirects following optimistic issue of instruction dependent on load which missed. Counted only when the dependent instruction graduates</td>
<td>Coprocessor load instructions.</td>
</tr>
<tr>
<td>36</td>
<td><code>jr</code> (not <code>$31</code>) instructions graduated.</td>
<td><code>jr</code> <code>$31</code> graduated after mispredict.</td>
</tr>
<tr>
<td>37</td>
<td>Branch instructions graduated (excluding CP1/CP2 conditional branches).</td>
<td>CP1/CP2 conditional branch instructions graduated.</td>
</tr>
<tr>
<td>38</td>
<td>Branch-likely instructions graduated</td>
<td>Mispredicted branch-likely instructions graduated.</td>
</tr>
</tbody>
</table>
Table 8.8 Performance Counter Event Codes in the PerfCtl0-3[Event] field.

<table>
<thead>
<tr>
<th>Event No</th>
<th>counter0/2</th>
<th>counter1/3</th>
</tr>
</thead>
<tbody>
<tr>
<td>39</td>
<td>Branches graduated</td>
<td>Mispredicted branches graduated</td>
</tr>
<tr>
<td>40</td>
<td>Integer instructions graduated (includes all no-ops, even those with side-effects like ssnop and ehb, and also includes conditional moves)</td>
<td>FPU instructions graduated (but not counting FPU load/store)</td>
</tr>
<tr>
<td>41</td>
<td>Loads (including FP) graduated</td>
<td>Stores graduated (including FP). Of sc instructions, only successful ones are counted.</td>
</tr>
<tr>
<td>42</td>
<td>j/jal graduated</td>
<td>MIPS16 instructions graduated</td>
</tr>
<tr>
<td>43</td>
<td>Co-ops graduated.</td>
<td>integer multiply/divides graduated</td>
</tr>
<tr>
<td>44</td>
<td>DSP instructions graduated</td>
<td>ALU-DSP graduated, result was saturated.</td>
</tr>
<tr>
<td>45</td>
<td>DSP branch instructions graduated</td>
<td>MDU-DSP graduated, result was saturated</td>
</tr>
<tr>
<td>46</td>
<td>Uncached loads graduated.</td>
<td>Uncached stores graduated.</td>
</tr>
<tr>
<td>47</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>48</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>49</td>
<td>EJTAG instruction triggers</td>
<td>EJTAG data triggers</td>
</tr>
<tr>
<td>50</td>
<td>CP1 branches mispredicted.</td>
<td>Reserved</td>
</tr>
<tr>
<td>51</td>
<td>sc instructions graduated.</td>
<td>sc instructions failed.</td>
</tr>
<tr>
<td>52</td>
<td>prefetch instructions graduated at the top of LSGB.</td>
<td>prefetch instructions which did nothing, because they hit in the cache.</td>
</tr>
<tr>
<td>53</td>
<td>Cycles where no instructions graduated</td>
<td>Load misses graduated. Includes Floating Point Loads.</td>
</tr>
<tr>
<td>54</td>
<td>Cycles where one instruction graduated</td>
<td>Cycles where two instructions graduated</td>
</tr>
<tr>
<td>55</td>
<td>GFifo blocked cycles</td>
<td>Floating point stores graduated</td>
</tr>
<tr>
<td>56</td>
<td>Number of cycles 0 instructions graduated from the time a pipekill happened due to mispredict until the first new instruction graduates. This is an indicator of the graduation bandwidth loss due to mispredict.</td>
<td>Number of cycles 0 instructions graduated cycles from the time a pipekill happened due to replay until the first new instruction graduates. This is an indicator of the graduation bandwidth loss due to replay.</td>
</tr>
<tr>
<td>57</td>
<td></td>
<td></td>
</tr>
<tr>
<td>58</td>
<td>Exceptions taken</td>
<td>Replays initiated from graduation</td>
</tr>
<tr>
<td>59</td>
<td>Implementation specific CorExtend event. Connected to UDI_permcnt_event pin of UDI block.</td>
<td>Implementation specific system event. Connect to SI_PCEvent pin of the core.</td>
</tr>
<tr>
<td>60</td>
<td></td>
<td></td>
</tr>
<tr>
<td>61</td>
<td>Reserved for CP2 event</td>
<td></td>
</tr>
<tr>
<td>62</td>
<td>Implementation-specific event from ISPRAM block. MIPS standard ISPRAM (see Section 3.6 “Scratchpad memory/SPRAM”) does not provide such an event.</td>
<td>Implementation-specific event from DSPRAM block. MIPS standard DSPRAM (see Section 3.6 “Scratchpad memory/SPRAM”) does not provide such an event.</td>
</tr>
<tr>
<td>63</td>
<td>L2 single-bit errors which were corrected.</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
8.4 Performance counters
Appendix A

References

74K™ core family manuals


[ERRATA]:“MIPS32® 74K® Processor Core Family RTL Errata Sheet”, MIPS Technologies document MD00518. Available only to core licensees or by arrangement.

[INTGUIDE]:“MIPS32® 74K® Processor Core Family Integrator’s Guide”, MIPS Technologies document MD00499, available to core licensees, describes the options available with the core.

[CPS_USM]:“MIPS32® 74K® Coherent Processing System User’s Manual”, MIPS Technologies document MD00597, available to core licensees, describes the other blocks within the CPS.

[74KC_DATA]:“MIPS32 74Kc™ Datasheet”, MIPS Technologies document MD00496.

[74KC_DATA]:“MIPS32 74Kc™ Datasheet”, MIPS Technologies document MD00496.

Other Manuals from MIPS Technologies

First of all, basic architectural documents.

[MIPS32]:The MIPS32 architecture definition series in three volumes:

[MIPS32V1]: “Introduction to the MIPS32 Architecture”, MIPS Technologies document MD00080.

[MIPS32V2]: “The MIPS32 Instruction Set”, MIPS Technologies document MD00084.


Although cores in the 74K family are 32-bit cores, the optional floating-point unit is a 64-bit one, and is as described in:

[MIPS64V2]:“The MIPS64 Instruction Set”, MIPS Technologies document MD00085.

Then there are some architectural extensions:

[MIPSDSP]:“The MIPS DSP Application-Specific Extension to the MIPS32 Architecture”, MIPS Technologies document MD00372.

[DSPWP]:“Programming the MIPS® 74K™ Family Cores for DSP”, MIPS Technologies white paper, document number MD00544.

[MIPS16e]:“The MIPS16e™ Application-Specific Extension to the MIPS32 Architecture”, MIPS Technologies document MD00074.

[CorExtend]:“How To Use CorExtend® User-Defined Instructions”, MIPS Technologies document MD00333.

Books about programming the MIPS® architecture


Other references


C language header files

Header files are available as part of the free-for-download “SDE Lite” subset available from MIPS Technologies’ website. You’ll find them under../sde/include/mips/. In particular:

[m32c0.h]: C definitions referred to in this manual for the names and fields of standard MIPS32 CP0 registers.
[m32tlb.h]: C definitions and constants associated with the basic address space and TLB programming.
Appendix B

CP0 register summary and reference

This appendix lists all the CP0 registers of the 74K core. You can find registers by name through Table B.1, by number through Table B.2 and there’s our best shot at functional groupings in Table B.3. The registers-by-number Table B.2 tells you where to find a detailed description - if you’re reading on-line it’s a hot-link.

Power-up state of CP0 registers

The traditions of the MIPS architecture regard it as software’s job to initialize CP0 registers. As a rule, only fields where a wrong setting would prevent the CPU from booting are forced to an appropriate state by reset; other fields - including other fields in the same register - are random. This manual documents where a field has a forced-from-reset value; but your rule should be that all CP0 registers should be initialized unless you are quite sure that a random value will be harmless.

A note on unused fields in CP0 registers

Unused fields in registers are marked either with a digit 0 or an “X”. A field marked zero should always be written with zero, and subject to that is guaranteed to read zero on cores in the 74K family. A field marked “X” may return any value, and nothing you write there will have any effect - but unless stated otherwise, it’s usually best to write it either as zero or with a value you previously read from it.

Table B.1 Register index by name

<table>
<thead>
<tr>
<th>Name</th>
<th>Number</th>
<th>Name</th>
<th>Number</th>
<th>Name</th>
<th>Number</th>
<th>Name</th>
<th>Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>BadVAddr</td>
<td>8.0</td>
<td>Debug</td>
<td>23.0</td>
<td>Index</td>
<td>0.0</td>
<td>SRSMap</td>
<td>12.3</td>
</tr>
<tr>
<td>CacheErr</td>
<td>27.0</td>
<td>DEPC</td>
<td>24.0</td>
<td>IntCtl</td>
<td>12.1</td>
<td>Status</td>
<td>12.0</td>
</tr>
<tr>
<td>Cause</td>
<td>13.0</td>
<td>DESAVE</td>
<td>31.0</td>
<td>ITagHi</td>
<td>29.0</td>
<td>TraceControl</td>
<td>23.1</td>
</tr>
<tr>
<td>CDMMBase</td>
<td>15.2</td>
<td>DTagHi</td>
<td>29.2</td>
<td>ITagLo</td>
<td>28.0</td>
<td>TraceControl2</td>
<td>23.2</td>
</tr>
<tr>
<td>Compare</td>
<td>11.0</td>
<td>DTagLo</td>
<td>28.2</td>
<td>L23DataHi</td>
<td>29.5</td>
<td>TraceControl3</td>
<td>24.2</td>
</tr>
<tr>
<td>Config</td>
<td>16.0</td>
<td>EBase</td>
<td>15.1</td>
<td>L23DataLo</td>
<td>28.5</td>
<td>TraceIPBC</td>
<td>23.4</td>
</tr>
<tr>
<td>Config1-2</td>
<td>16.1-2</td>
<td>EntryHi</td>
<td>10.0</td>
<td>L23TagLo</td>
<td>28.4</td>
<td>TraceDPBC</td>
<td>23.5</td>
</tr>
<tr>
<td>Config3</td>
<td>16.3</td>
<td>EntryLo0-1</td>
<td>2.0</td>
<td>PageMask</td>
<td>5.0</td>
<td>UserLocal</td>
<td>4.2</td>
</tr>
<tr>
<td>Config6</td>
<td>16.6</td>
<td>EPC</td>
<td>14.0</td>
<td>PerfCnt0-3</td>
<td>25.1</td>
<td>UserTraceData1</td>
<td>23.3</td>
</tr>
<tr>
<td>Config7</td>
<td>16.7</td>
<td>ErrCtl</td>
<td>26.0</td>
<td>PerfCtl0-3</td>
<td>25.0</td>
<td>UserTraceData2</td>
<td>24.3</td>
</tr>
<tr>
<td>Context</td>
<td>4.0</td>
<td>ErrorEPC</td>
<td>30.0</td>
<td>PRLd</td>
<td>15.0</td>
<td>WatchHi0-3</td>
<td>19.0-3</td>
</tr>
<tr>
<td>ContextConfig</td>
<td>4.1</td>
<td>HWREna</td>
<td>7.0</td>
<td>Random</td>
<td>1.0</td>
<td>WatchLo0-3</td>
<td>18.0-3</td>
</tr>
</tbody>
</table>
Table B.1 Register index by name (Continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Number</th>
<th>Name</th>
<th>Number</th>
<th>Name</th>
<th>Number</th>
<th>Name</th>
<th>Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Count</td>
<td>9.0</td>
<td>IDataHi</td>
<td>29.1</td>
<td>SRSCtl</td>
<td>12.2</td>
<td>Wired</td>
<td>6.0</td>
</tr>
<tr>
<td>DDataLo</td>
<td>28.3</td>
<td>IDataLo</td>
<td>28.1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table B.2 CP0 registers by number

<table>
<thead>
<tr>
<th>Nos</th>
<th>Register</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.0</td>
<td>Index</td>
<td>Index into the TLB array</td>
<td>3.8.3, p.48</td>
</tr>
<tr>
<td>1.0</td>
<td>Random</td>
<td>Randomly generated index into the TLB array</td>
<td>3.8.3, p.48</td>
</tr>
<tr>
<td>2.0</td>
<td>EntryLo0-1</td>
<td>Output (physical) side of TLB entry</td>
<td>3.12, p.49</td>
</tr>
<tr>
<td>4.0</td>
<td>Context</td>
<td>Mixture of pre-programmed and BadVAddr bits which can act as an OS page table pointer</td>
<td>3.8.6, p.51</td>
</tr>
<tr>
<td>4.1</td>
<td>ContextConfig</td>
<td>Defines the bits of the Context register into which the high order bits of the virtual address causing a TLB exception will be written.</td>
<td>3.8.6, p.51</td>
</tr>
<tr>
<td>4.2</td>
<td>UserLocal</td>
<td>Kernel-writable but user-readable software-defined thread ID</td>
<td>B.1.2, p.143</td>
</tr>
<tr>
<td>5.0</td>
<td>PageMask</td>
<td>Control for variable page size in TLB entries</td>
<td>3.12, p.49</td>
</tr>
<tr>
<td>6.0</td>
<td>Wired</td>
<td>Controls the number of fixed (&quot;wired&quot;) TLB entries</td>
<td>3.8.3, p.48</td>
</tr>
<tr>
<td>7.0</td>
<td>HWREna</td>
<td>Bitmask limiting user-mode access to rdhwr registers</td>
<td>5.6, p.75</td>
</tr>
<tr>
<td>8.0</td>
<td>BadVAddr</td>
<td>Address causing the last TLB-related exception</td>
<td>3.8.6, p.51</td>
</tr>
<tr>
<td>9.0</td>
<td>Count</td>
<td>Free-running counter at pipeline or sub-multiple speed</td>
<td>B.1.5, p.145</td>
</tr>
<tr>
<td>10.0</td>
<td>EntryHi</td>
<td>High-order portion of the TLB entry</td>
<td>3.12, p.49</td>
</tr>
<tr>
<td>11.0</td>
<td>Compare</td>
<td>Timer interrupt control</td>
<td>B.1.5, p.145</td>
</tr>
<tr>
<td>12.0</td>
<td>Status</td>
<td>Processor status and control</td>
<td>B.1.1, p.141</td>
</tr>
<tr>
<td>12.1</td>
<td>IntCtl</td>
<td>Setup for interrupt vector and interrupt priority features.</td>
<td>5.2, p.68</td>
</tr>
<tr>
<td>12.2</td>
<td>SRSCtl</td>
<td>Shadow register set selectors</td>
<td>5.4, p.73</td>
</tr>
<tr>
<td>12.3</td>
<td>SRSMap</td>
<td>Shadow set choice for each interrupt level in VI mode</td>
<td>5.4, p.73</td>
</tr>
<tr>
<td>13.0</td>
<td>Cause</td>
<td>Cause of last general exception</td>
<td>B.1.3.1, p.143</td>
</tr>
<tr>
<td>14.0</td>
<td>EPC</td>
<td>Restart address from exception</td>
<td>B.1.4, p.145</td>
</tr>
<tr>
<td>15.0</td>
<td>PRId</td>
<td>Processor identification and revision</td>
<td>2.2, p.26</td>
</tr>
<tr>
<td>15.1</td>
<td>EBase</td>
<td>Exception entry point base address and CPU/VPE ID</td>
<td>5.1, p.73</td>
</tr>
<tr>
<td>15.2</td>
<td>CDMMBase</td>
<td>36-bit physical base address for the Common Device Memory Map facility</td>
<td>3.7, p.46</td>
</tr>
<tr>
<td>16.0</td>
<td>Config</td>
<td>Legacy configuration register</td>
<td>2.1.1, p.22</td>
</tr>
<tr>
<td>16.1-2</td>
<td>Config1-2</td>
<td>MIPS32/64 configuration registers (caches etc)</td>
<td>2.1.2, p.23</td>
</tr>
<tr>
<td>16.3</td>
<td>Config3</td>
<td>Configuration register showing ASEs etc</td>
<td>2.1.3, p.24</td>
</tr>
<tr>
<td>16.6</td>
<td>Config6</td>
<td>Additional information about the presence of optional extensions to the base MIPS32 architecture</td>
<td>2.1.4, p.25</td>
</tr>
<tr>
<td>16.7</td>
<td>Config7</td>
<td>CPU-specific configuration</td>
<td>B.2.1, p.145</td>
</tr>
</tbody>
</table>
### Table B.2 CP0 registers by number (Continued)

<table>
<thead>
<tr>
<th>Nos</th>
<th>Register</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>18.0-3</td>
<td>WatchLo0-3</td>
<td>Watchpoint address and qualifiers</td>
<td>8.3.1, p.128</td>
</tr>
<tr>
<td>19.0-3</td>
<td>WatchHi0-3</td>
<td>Watchpoint control/status</td>
<td>8.3.2, p.128</td>
</tr>
<tr>
<td>23.0</td>
<td>Debug</td>
<td>EJTAG Debug status/control register</td>
<td>8.1.6, p.106</td>
</tr>
<tr>
<td>23.1</td>
<td>TraceControl</td>
<td>Control fields for the PDtrace unit</td>
<td>8.1.6, p.106</td>
</tr>
<tr>
<td>23.2</td>
<td>TraceControl2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>23.3</td>
<td>UserTraceData1</td>
<td>software-generated PDtrace information registers</td>
<td>8.1.6, p.106</td>
</tr>
<tr>
<td>24.2</td>
<td>TraceControl3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>24.3</td>
<td>UserTraceData2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>23.4</td>
<td>TraceIBPC</td>
<td>Addition controls for PDtrace start/stop based on the EJTAG Instruction breakpoints</td>
<td>8.1.6, p.106</td>
</tr>
<tr>
<td>23.5</td>
<td>TraceDBPC</td>
<td>Additional controls for PDtrace start/stop based on the EJTAG data breakpoints</td>
<td>8.1.6, p.106</td>
</tr>
<tr>
<td>24.0</td>
<td>DEPC</td>
<td>Restart address from last EJTAG debug exception</td>
<td>8.1.6, p.106</td>
</tr>
<tr>
<td>25.0</td>
<td>PerfCtl0-3</td>
<td>Performance counter control</td>
<td>8.4, p.129</td>
</tr>
<tr>
<td>25.2</td>
<td>PerfCnt0-3</td>
<td>Performance counters</td>
<td>8.4, p.129</td>
</tr>
<tr>
<td>25.5</td>
<td>PerfCnt1-3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>28.0</td>
<td>ErrorEPC</td>
<td>Restart location from a reset or a cache error exception</td>
<td>8.1.6, p.106</td>
</tr>
<tr>
<td>26.0</td>
<td>ErrCtl</td>
<td>Software parity control and test modes for cache RAM arrays</td>
<td>3.4.17, p.42</td>
</tr>
<tr>
<td>27.0</td>
<td>CacheErr</td>
<td>Cache parity exception status</td>
<td>3.4.16, p.41</td>
</tr>
<tr>
<td>28.0</td>
<td>ITagLo</td>
<td>Read/write interface for load/store tag cacheops (but when used for scratchpad RAM configuration see Section 3.8, p.45.)</td>
<td>3.4.11, p.39</td>
</tr>
<tr>
<td>28.1</td>
<td>IDataLo</td>
<td>Read/write interface for I-cache special cacheops</td>
<td>B.3.4, p.150</td>
</tr>
<tr>
<td>28.2</td>
<td>DTagLo</td>
<td>Read/write interface for load/store tag cacheops (but when used for scratchpad RAM configuration see Section 3.8, p.45.)</td>
<td>3.4.11, p.39</td>
</tr>
<tr>
<td>28.3</td>
<td>DDataLo</td>
<td>Low-order data read/write interface for D-cache</td>
<td>B.3.4, p.150</td>
</tr>
<tr>
<td>28.4</td>
<td>L23TagLo</td>
<td>Read/Write interface for L2 and L3 cache tag</td>
<td>3.4.12, p.40</td>
</tr>
<tr>
<td>28.5</td>
<td>L23DataLo</td>
<td>Low-order data read/write interface for L2 and L2 cache</td>
<td>3.4.13, p.40</td>
</tr>
<tr>
<td>29.0</td>
<td>ITagHi</td>
<td>I-cache pre-decode bits</td>
<td>B.3.3, p.149</td>
</tr>
<tr>
<td>29.1</td>
<td>IDataHi</td>
<td>Read/write interface for I-cache special cacheops</td>
<td>B.3.4, p.150</td>
</tr>
<tr>
<td>29.2</td>
<td>DTagHi</td>
<td>D-cache virtual index (including ASID)</td>
<td>B.3.2, p.149</td>
</tr>
<tr>
<td>29.5</td>
<td>L23DataHi</td>
<td>High-order data read/write interface for L2 and L3 cache</td>
<td>3.4.14, p.40</td>
</tr>
<tr>
<td>30.0</td>
<td>ErrorEPC</td>
<td>Restart location from a reset or a cache error exception</td>
<td>B.3.5, p.150</td>
</tr>
<tr>
<td>31.0</td>
<td>DESAVE</td>
<td>Scratch read/write register for EJTAG debug exception handler</td>
<td>8.1.6, p.106</td>
</tr>
</tbody>
</table>
B.1 Miscellaneous CP0 register descriptions

Many CP0 registers in the 74K core are already described earlier in this manual, in a relevant section. But those which got missed are described below, to make sure that every CP0 register field is at least mentioned in this manual.
B.1.1 Status register

The Status register is the most basic (and most diverse, for historical reasons) control register in the MIPS architecture, and its fields are squashed into Figure B.1. All fields are writable unless noted otherwise.

**Figure B.1 Fields in the Status Register**

```
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| CU3 | CU2 | CU1 | CU0 | RP | FR | RE | MX | R | BEV | TS | SR | NMI | 0 | CEE | 0 | IM7-0 | R | UM | SM | ERL | EXL | IE |
| In EIC (external int controller) mode | IPL | IM0-1 | 0 | 1 |

The 74K family Status has no non-standard fields - they’re all as defined by [MIPS32]. Here and elsewhere these field descriptions are fairly terse, and you should read behind this if you’re new to the MIPS architecture. Few of the fields in Status are guaranteed to be initialized by hardware on a CPU reset; bootstrap code should write a reasonable value to it early on (the same is true of many other CP0 registers, and the rule is “unless you know it’s safe to leave it random, initialize it”).

Status[CU3-0,MX,CEE]: Enables for different extension instruction sets — all are per-TC. The CU3-0 bits are for co-processor instruction sets (replicated per-TC), and are writable when such a coprocessor exists. Since no 74K family CPU has a co-processor 3, Status[CU3] is hard-wired zero.

CU1 is most often used for a floating-point unit, if present, while CU2 is reserved for a customer’s coprocessor. Both become read-only and read zero if the corresponding coprocessor isn’t fitted.

Setting Status[CU0] to 1 has the peculiar effect of allowing privileged instructions to work in user mode; not something a secure OS is likely to allow often.

MX is set to 1 to enable instructions in either the MIPS DSP extension to the MIPS architecture, or the MDMX™ extension. The two may not be used together, and MDMX is unlikely to ever be available for any 74K family core. But you can find out which by looking at Config3[DSPP] (1 if MIPS DSP is implemented) and Config1[MD] (1 if MIPS MDMX is implemented).

CEE is 1 to enable instructions in the "CorExtend", user-definable instruction set. Config[UDI] tells you whether your CPU has the CorExtend extension; but even then it may not use CEE. A user instruction set which uses only general-purpose registers and accumulators doesn’t need disabling and may not use this bit.

Status[RP]: Reduced power — standard field.

It’s not connected inside the 74K core, but the state of the RP bit is available on the external core interface as the SL_RP signal. The 74K core uses clocks generated outside the core, and this could be used in your design to slow the input clock(s).

Status[FR]: if there is a floating point unit, set 0 for MIPS I compatibility mode (which means you have only 16 real FP registers, with 16 odd FP register numbers reserved for access to the high bits of double-precision values).

Status[RE]: reverse endianness for instructions run in user mode. This feature is unused by any known OS, and need not be provided by all MIPS32-compliant CPUs.

Status[BEV]: “boot exception vectors” — when 1, relocates all exception entry points to near the reset-time start address.
\textit{Status[TS]}: Set if software attempts to create a duplicate TLB entry (which will also produce a "machine check" exception). Can be written back to zero, but never written to 1. The name of the field originated as a "TLB Shutdown" — historical MIPS CPUs quietly stopped translating addresses when they detected TLB abuse.

\textit{Status[SR]}: MIPS32 architecture "soft reset" bit: the 74K core’s interface only supports a full external reset, so this always reads zero.

\textit{Status[NMI]}: (read-only) — non-maskable interrupt shares the "reset" handler code, this field reads 1 when it was a NMI event which caused it.

\textit{Status[IM7-0]}: bitwise interrupt enable for the eight interrupt conditions also visible in \textit{Cause[IP7-0]}, except in the “EIC” interrupt mode.

EIC mode is activated when \textit{Config3[VEIC]} reads 1, and you set \textit{Cause[IV]} and write a non-zero “vector spacing” into \textit{IntCtl[VS]}.

In EIC mode \textit{IM7-2} is recycled to become a 6-bit \textit{Status[IPL]} ("interrupt priority level") field. An interrupt is only triggered when your interrupt controller presents an interrupt code which is numerically higher than the current value of \textit{Status[IPL]}.

\textit{Status[IM1-0]} always act as bitwise masks for the two software interrupt bits programmable at \textit{Cause[IP1-0]}.

\textit{Status[UM,SM]}: execution privilege level — basically user or kernel:

\begin{center}
\begin{tabular}{|c|c|c|}
\hline
UM & SM & Effect \\
\hline
0 & 0 & kernel \\
0 & 1 & supervisor \\
1 & 0 & user \\
\hline
\end{tabular}
\end{center}

The intermediate “supervisor” privilege level is rarely used: but that’s why this is a 2-bit field.

Regardless of this field, the CPU is forced into kernel mode when either \textit{EXL} or \textit{ERL} is set.

\textit{Status[ERL,EXL]}: \textit{EXL} is the regular exception mode bit, set automatically when the CPU takes an exception. \textit{ERL} is the "error exception mode" bit, and is set following reset, an NMI, or a cache error exception. Either bit forces kernel mode and disables interrupts.

There are some very special cases where nested exceptions are permitted, so an exception with \textit{EXL} set does several strange things: a nested TLB Refill exception is sent to the general exception handler (not, as is usual, it’s dedicated entry point), and on a nested exception \textit{EPC, Cause[BD]} and \textit{SRScit} are not overwritten. The result, broadly, is that when you return from the second exception you skip straight back to the code which was running before the first. For more details see [SEEMIPSRUN] or the \textit{MIPS32} bible.

The error level has its own return address: when \textit{ERL} is set the \texttt{eret} instruction gets its address from \textit{ErrorEPC}, not \textit{EPC} as normal.

Moreover, error level changes the memory map (in support of software fixing up cache errors), recycling kuseg as an uncached, unmapped window onto 512MB of physical memory.
### Status[IE]
- Global interrupt enable, 0 to disable all interrupts. The `di`/`ei` instructions allow you to write this bit without affecting the rest of `Status`.

### B.1.2 The UserLocal register

Not interpreted by hardware, this register is suitable for a kernel-maintained thread ID whose value can be read by user-level code with `rdhwr $29`, so long as `HWREna[UL]` is set.

`UserLocal` was first implemented after the first release of the 74K family of cores. Kernels should check whether this register is implemented by inspecting `Config3[ULRI]`, as described in Section 2.1.3 “The Config3 register.” Use of `rdhwr $29` will cause an exception in CPUs not implementing this register, providing an opportunity for an OS kernel to simulate it.

### B.1.3 Exception control: Cause and EPC registers

#### B.1.3.1 The Cause register

This register records information about the last exception, and is used by low-level exception handler code to decide what to do next. But it has a handful of writable fields too, detailed below.

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>BD</td>
<td>1 if the exception happened on an instruction in a branch delay slot; in this case EPC is set to restart execution at the branch, which is usually the correct thing to do. You need only consult <code>Cause[BD]</code> when you need to look at the instruction which caused the exception (perhaps to emulate it).</td>
</tr>
<tr>
<td>TI</td>
<td>Last interrupt was from the on-core timer (see section below for Count Compare)</td>
</tr>
<tr>
<td>CE</td>
<td>If that was a &quot;co-processor unusable&quot; exception, this is the co-processor which you tried to use.</td>
</tr>
<tr>
<td>DC</td>
<td>(Writable) set 1 to disable the Count register. In some power-sensitive applications, the Count register is not used but may still be the source of some noticeable power dissipation. This bit allows the Count register to be stopped in such situations, for example, during low-power operation following a <code>wait</code> instruction.</td>
</tr>
<tr>
<td>PCI</td>
<td>Last interrupt was an overflow from the performance counters, see the <code>PerfCnt</code> registers.</td>
</tr>
<tr>
<td>IV</td>
<td>(Writable) set 1 to use a special exception entry point for interrupts. It’s quite likely that if you’re doing this, you’re also using multiple entry points for different interrupt levels, see the <code>IntCtl</code> register.</td>
</tr>
<tr>
<td>WP</td>
<td>(Writable to zero) — remembers that a watchpoint triggered when the CPU couldn’t take the exception because it was already in exception mode (or error-exception mode, or debug mode). Since this bit automatically causes the exception to happen again, it must be cleared by the watchpoint exception handler.</td>
</tr>
<tr>
<td>IP7-0</td>
<td>So long as the CPU is not in EIC interrupt mode, this field reflects the current state of the interrupt request inputs to the core. When one of them is active and enabled by the corresponding <code>Status[IM7-0]</code> bit, an interrupt may occur.</td>
</tr>
</tbody>
</table>
The CPU is in EIC mode if Config3[VEIC] (indicating the hardware is EIC-compliant), and software has set Cause[IV] to enable vectored interrupts. In that case this field is interpreted as an unsigned binary number, and is a snapshot of the value of the “interrupt priority level” (IPL) supplied by the interrupt controller. The snapshot is from the time when the CPU decided to take the interrupt exception.

When the presented IPL is higher than the current interrupt priority level held in Status[RIPL], the CPU takes an interrupt. A zero level on the core inputs indicates no interrupt request.

IP1-0 are writable, and in fact always just reflect the value written here. They act as software interrupt bits masked by Status[IM1-0] regardless of the interrupt mode.

**Cause[ExcCode]:** what caused that last exception. Lots of values:

<table>
<thead>
<tr>
<th>Val</th>
<th>Code</th>
<th>What just happened?</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Int</td>
<td>Interrupt</td>
</tr>
<tr>
<td>1</td>
<td>Mod</td>
<td>Store, but page marked as read-only in the TLB</td>
</tr>
<tr>
<td>2</td>
<td>TLBL</td>
<td>Load or fetch, but page marked as invalid in the TLB</td>
</tr>
<tr>
<td>3</td>
<td>TLBS</td>
<td>Store, but page marked as invalid in the TLB</td>
</tr>
<tr>
<td>4</td>
<td>AdEL</td>
<td>Address error on load/fetch or store respectively. Address is either wrongly aligned, or a privilege violation.</td>
</tr>
<tr>
<td>5</td>
<td>AdES</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>IBE</td>
<td>Bus error signaled on instruction fetch</td>
</tr>
<tr>
<td>7</td>
<td>DBE</td>
<td>Bus error signaled on load/store (imprecise)</td>
</tr>
<tr>
<td>8</td>
<td>Sys</td>
<td>System call, ie syscall instruction executed.</td>
</tr>
<tr>
<td>9</td>
<td>Bp</td>
<td>Breakpoint, ie break instruction executed.</td>
</tr>
<tr>
<td>10</td>
<td>RI</td>
<td>Instruction code not recognized (or not legal)</td>
</tr>
<tr>
<td>11</td>
<td>CpU</td>
<td>Instruction code was for a co-processor which is not enabled in Status[CU3-0].</td>
</tr>
<tr>
<td>12</td>
<td>Ov</td>
<td>Overflow from a trapping variant of integer arithmetic instructions.</td>
</tr>
<tr>
<td>13</td>
<td>Tr</td>
<td>Condition met on one of the conditional trap instructions teq etc.</td>
</tr>
<tr>
<td>14</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td>FPE</td>
<td>Floating point unit exception — more details in the FPU control/status registers.</td>
</tr>
<tr>
<td>16-17</td>
<td>-</td>
<td>Available for implementation dependent use</td>
</tr>
<tr>
<td>18</td>
<td>C2E</td>
<td>Reserved for precise Coprocessor 2 exceptions</td>
</tr>
<tr>
<td>19-21</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>22</td>
<td>MDMX</td>
<td>Tried to run an MDMX instruction but Status[MX] wasn’t set (most likely, the CPU doesn’t support the MDMX ASE)</td>
</tr>
<tr>
<td>23</td>
<td>WATCH</td>
<td>Instruction or data reference matched a watchpoint</td>
</tr>
<tr>
<td>24</td>
<td>MCheck</td>
<td>“Machine check” — second valid TLB entry mapping same virtual address.</td>
</tr>
<tr>
<td>25</td>
<td>Thread</td>
<td>Thread-related exception, only for CPUs supporting the MIPS MT ASE.</td>
</tr>
<tr>
<td>26</td>
<td>-</td>
<td>Reserved (some kind of thread exception for a MT CPU).</td>
</tr>
<tr>
<td>27-29</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>30</td>
<td>CacheErr</td>
<td>Parity/ECC error somewhere in the core, on either instruction fetch, load or cache refill. In fact you never see this value in Cause[ExcCode]; but some of the codes in this table including this one can be visible in the “debug mode” of the EJTAG debug unit — see and in particular the notes on the Debug register.</td>
</tr>
</tbody>
</table>
CP0 register summary and reference

Table B.5 Values found in Cause[ExcCode]

<table>
<thead>
<tr>
<th>Val</th>
<th>Code</th>
<th>What just happened?</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>–</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

### B.1.4 The EPC register

After any normal exception (debug and error exceptions are different, see DEPC and ErrorEPC respectively), EPC holds the return address.

If the instruction we’d really like to return to is in a branch delay slot, EPC points to the branch instruction and Cause[BD] will be set. All MIPS branch instructions may be re-executed successfully, so returning to the branch is the right thing to do in this case.

### B.1.5 Count and Compare

These two 32-bit registers form a useful and flexible timer. Count just counts. For the 74K core, that’s usually once every two clocks. But you should not rely on that: software should discover how fast Count counts by reading the “hardware register” called “CCRes”, see Section 4.1, “User-mode accessible “Hardware registers””.

You can write Count to set a value in it, but it’s generally more valuable for an OS to leave it as a free-running counter.

When the value of Count coincides with the value in Compare, an interrupt is raised. The interrupt is cleared every time Compare is written. This is handy:

- For a periodic interrupt, simply advance Compare by a fixed amount each time (and check for the possibility that Count has overrun it).
- To set a timer for some point in the future, just set Compare to an increment more than the current value of Count.

The timer interrupt is implemented as an output signal at the core interface; but it’s conventional (well, pretty compulsory if you want OS’ to work) to return it to the same VPE on an interrupt line - see notes on IntCtl[IPTI] below Figure 5.1. However, if you have an “EIC” interrupt controller (see Section 5.2, “MIPS32® Architecture Release 2 - enhanced interrupt system(s)”) you’ll need to send the timer interrupt all the way out to the interrupt controller and back.

### B.2 Registers for CPU Configuration

#### B.2.1 The Config7 register

Config7 is for implementation-specific fields. A few fields may need to be set to match the hardware configuration of your system: the rest are typically for diagnostics and test, default to safe values on power up, and are best left alone otherwise. If you are using these registers, you probably need to consult the core hardware bible, the [SUM]. Much of Config7 will be familiar to test-and-diagnostic workers who’ve worked on MIPS Technologies’ 24K or 34K core families.
### Table B.6 Fields in the Config7 Register

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>WII</td>
<td>Read-only bit which tells you how wait behaves. When this bit is set, an interrupt which would occur just so long as Status[IE] is set 1 will always be enough to terminate a wait instruction. 74K family CPUs where WII reads 0 will remain in the wait condition forever if entered with interrupts disabled. The MIPS32 Architecture Specification permits either behavior. But with the WII-set feature it’s safe to wait with interrupts disabled using Status[IE] or TCStatus[IXMT]. This allows OS code to avoid a tricky race condition.</td>
</tr>
<tr>
<td>FPFS</td>
<td>Enable bit for the pref 31 prefetch, which is fast but can create a security leak, as described in Table 4.1. When this bit isn’t set, pref 31 will behave exactly like pref 30.</td>
</tr>
<tr>
<td>IHB</td>
<td>When set, this bit will remove the need for most hazard barrier instructions (see Section 5.1 “Hazard barrier instructions”) by doing two things. Firstly, it will automatically prevent the hazard which could arise because one instruction produces a CP0 register value and a later instruction (which is one of mfc0, di, ei, eret or deret) consumes that value. Secondly, any jalr or jr instruction run in kernel mode will act as an execution hazard barrier (in fact, just like the corresponding jalr.hb or jr.hb). IHB is clear by default, which is fine so long as your code inserts all the hazard barrier instructions required by [MIPS32].</td>
</tr>
<tr>
<td>SEHB</td>
<td>“Slow EHB”: mode to fix CP0 sequences relying on strong semantics of ehb found on older CPUs. By default, ehb will check whether any instructions in flight are directly writing CP0 registers: if such instructions exist, it will block issue of instructions from the instruction buffer until all older instructions have graduated and the pipe is empty. This eliminates CP0 dependencies, leading to an 11-clock bubble only when necessary. If your software is using ehb according to the recommendations of [MIPS32] that will be fine. In other CPUs the effect of ehb may be unconditional, and some sequences might have relied on that. Set this bit to make ehb block unconditionally, regardless of what instructions are in flight.</td>
</tr>
<tr>
<td>CP1IO, CP2IO</td>
<td>By default data sent from the core to a coprocessor block is sent in an order reflecting the internal pipeline execution sequence. Set either of these bits to arrange that for CP1/CP2 respectively, data will be sent only in instruction order. Data from the core to the CP is tagged with an “age” field. MIPS Technologies’ standard FPU accepts data out-of-order, interpreting the age field to associated data with the correct instruction. So CP1IO should not be set for the standard FPU, unless you can think of some debug use.</td>
</tr>
<tr>
<td>IALU, IAGN</td>
<td>Selective control of out-of-order behavior: issue ALU-side or load/store-side instructions (respectively) in program order.</td>
</tr>
<tr>
<td>DGHR</td>
<td>Make BHT fall back to simple bi-modal predictor (by default it uses a superior ”GShare” algorithm).</td>
</tr>
<tr>
<td>SG</td>
<td>Set 1 to allow only one instruction to graduate per cycle: not good for performance, probably only for test purposes.</td>
</tr>
</tbody>
</table>
**Config7[SUI]**: Strict Uncached Instruction (SUI) policy control. Set this to run uncached instruction strictly in order and (as far as possible) unpipelined. This will be quite slow (the policy of itself will introduce a 15-cycle bubble between each instructions), but you’ll hardly notice because running uncached is already so slow. Only the branch-delay-slot instruction of a branch is fetched without this bubble.

The advantage is that the CPU will not wander off speculatively fetching instructions from a (perhaps slow) boot memory which are not wanted.

**Config7[HCI]**: read-only field which is always zero on 74K family cores. It reads 1 for some software-simulated CPUs, to indicate that the software-modelled cache does not require initialization. Most software should ignore this bit.

**Config7[FPR1-0]**: read-only field informing you about the clock rate of an attached FPU relative to the integer core clock:

<table>
<thead>
<tr>
<th>Val</th>
<th>FPU clock rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>full core speed</td>
</tr>
<tr>
<td>1</td>
<td>half core speed</td>
</tr>
<tr>
<td>2</td>
<td>2:3 ratio (two-thirds core speed)</td>
</tr>
</tbody>
</table>

**Config7[AR]**: read-only field, indicating that the D-cache is configured to avoid cache aliases — see Section 3.4.9, "Cache aliases").

All the remaining fields are read/write, and control various functions. Only one of them is likely to find real system use:

**Config7[PREF]**: defaults to 2'b01.

These two bits control the prefetching of instructions into the Instruction cache. The two bits control the behavior per this table:

<table>
<thead>
<tr>
<th>PREF</th>
<th>Prefetch Behavior</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>prefetch 0 lines of ICache on a miss in addition to fetching the missed line</td>
</tr>
<tr>
<td>01</td>
<td>prefetch 1 line (sequential next line) of ICache on a miss in addition to fetching the missed line (default behavior)</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
</tr>
<tr>
<td>11</td>
<td>prefetch 2 lines (sequential next 2 lines) of ICache on a miss in addition to fetching the missed line</td>
</tr>
</tbody>
</table>

**Config7[IAR]**: is set to “1” to indicate that this processor has hardware support to remove instruction cache aliasing. This hardware is only present when the core is configured with a TLB and cache size of 32KB and larger. The hardware is disabled via the IVA bit.

**Config7[IVA]**: set to disable the HW alias removal on the I-cache. If this bit is cleared, CACHE Hit Invalidate and SYNCI instructions will look up all possible aliased locations and invalidate the given cache line in all of them. This bit is Read-only if IAR=0.

**Config7[ES]**: defaults to zero.
When it is set to “1”, the `sync` instruction will be signalled on the core’s OCP interface as an “ordering barrier” transaction, using a `sync`-specific encoding.

`Config7[ES]` bit cannot be set (will always read zero and will have no effect) unless the OCP input signal `SI_SyncTxEn` is asserted — it’s interpreted as agreement from the connected OCP device/interconnect that it can handle the barrier transaction.

The remaining fields default to zero and are uncommonly set. It is therefore always safe **not** to write `Config7`. Some of these bits are for diagnostics and experimentation only:

- `Config7[ULB]`: set 1 to make all uncached loads blocking (a program usually only blocks when it uses the data which is loaded). You want to do this only when nothing else will work...
- `Config7[BP]`: when set, no branch prediction is done, and all branches and jump stall as above.
- `Config7[RPS]`: when set, the return address branch predictor is disabled, so `jr $31` is treated just like any other jump register. Instruction fetch stalls after the branch delay slot, until the jump instruction reaches the "EX" stage in the pipeline and can provide the right address (typically adds 5 clocks compared to a successfully predicted return address).
- `Config7[BHT]`: when set, the branch history table is disabled and all branches are predicted taken. This bit is don’t care if `Config7[BP]` is set.
- `Config7[SL]`: when set, disables non-blocking loads. Normally the 74K core will keep running after a load instruction even if it misses in the D-cache, until the data is used. With this disable bit set, the CPU will stall on any load D-cache miss.

### B.3 Registers for Cache Diagnostics

Registers for regular OS-used operations on the cache and scratchpad are described in Chapter 3, “Memory map, caching, reads, writes and translation” on page 29. But there are quite a few extra CP0 registers (or different views of familiar registers) which are solely for the use of test/diagnostic software, and they are described here.

#### B.3.1 Different views of ITagLo/DTagLo

The 74K core’s cache memory is organized with separate RAMs to hold both “way select” information (which must be updated to provide information for LRU replacement of cache lines) and “dirty bits” (only for the D-cache, updated on any write). By keeping this information in separate RAMs, we don’t need to write the main cache tag memory on a read or write which hits in the cache. But that memory is there, so thorough diagnostics should be able to test it. You access these memories by setting bits in the `ErrCtl` register and then doing index-load-tag and index-store-tag cacheops on the appropriate cache, which stage data through the ITagLo/DTagLo registers. For each memory the fields of the registers change.

The way-select RAM is an independent slice of the cache memory (distinct from the tag and data arrays). Test software can access either by cache load-tag/store-tag operations when `ErrCtl[WST]` is set: then you get the data in these fields.
TagLo-WST[L,LP]: cache-line locking control bits, held in the way select RAM, and parity over them.

TagLo-WST[LRU]: When you read or write the tag in way select test mode (that is, with ErrCtl[WST] set) this field reads or writes the LRU ("least recently used") state bits, held in the way select RAM.

The dirty RAM is another slice of the cache memory (distinct from the tag and data arrays). Test software can access either by cache load-tag/store-tag operations when ErrCtl[DYT] is set: then you get the data in these fields. For experts only.

**Figure B.4 Fields in the TagLo-DAT Register**

<table>
<thead>
<tr>
<th>31</th>
<th>24</th>
<th>23</th>
<th>20</th>
<th>19</th>
<th>16</th>
<th>15</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>U</td>
<td>DP</td>
<td>D</td>
<td>U</td>
<td>A</td>
<td>0</td>
<td>U</td>
<td>0</td>
<td>U</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

TagLo-DAT[D,DP]: cache line "dirty" bits (and parity across them).

TagLo-DAT[A]: cache line "alias" bits.

**B.3.2 Dual (virtual and physical) tags in the 74K core D-cache — DTagHi register**

In the 74K core the D-cache tags contain more information which is held in the DTagHi register. Regular software probably need never touch it, and it’s mostly for diagnostic and test use.

**Figure B.5 Fields in the DTagHi Register**

<table>
<thead>
<tr>
<th>31</th>
<th>12</th>
<th>11</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>VTAG</td>
<td>0</td>
<td>G</td>
<td>ASID</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

DTagHi[ASID,G,VTAG]: 74K family cores have a dual-tagged D-cache, combining a virtual tag for fast lookup with a physical tag for correctness. The virtual tag provides a very fast way of predicting whether there’s a cache hit, and if so which “way” of the cache will contain the right data. But the virtual tag check is heuristic: in some cases it will turn out, once the physical address is available and can be checked against the physical tag, that we got it wrong.

From a software viewpoint the D-cache looks just like the “standard” MIPS virtually-indexed physically-tagged cache, though there is occasionally an unexpected delay when the virtual tag “prediction” is wrong — the CPU pipeline treats this like a cache miss, and as a side-effect the virtual tag is adjusted so it will work correctly next time.

So these fields store the information required to match a virtual address: the virtual address itself, the ASID (tracking the “address space identifier” maintained in EntryHi[ASID]) and a global (“G”) bit which can be set to make it not necessary to match the ASID.

**B.3.3 Pre-decode information in the I-cache - the ITagHi Register**

For diagnostics only:

**Figure B.6 Fields in the ITagHi Register**

<table>
<thead>
<tr>
<th>31</th>
<th>25</th>
<th>24</th>
<th>18</th>
<th>17</th>
<th>11</th>
<th>10</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PREC_67</td>
<td>PREC_45</td>
<td>PREC_23</td>
<td>PREC_01</td>
<td>P_67</td>
<td>P_45</td>
<td>P_23</td>
<td>P_01</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

ITagHi[PREC,P]: 74K family cores do some decoding of instructions when they’re loaded into the I-cache, which helps speed instruction dispatch. When you use cache tag load/store instructions, you see that information here.
The individual \textit{PREC} fields hold precode information for pairs of adjacent instructions in the I-cache line, and the \textit{P} fields hold parity over them.

\textbf{B.3.4 The DDataLo, IDataHi and IDataLo registers}

On 74K family cores, test software can read or write data directly from/to the cache array using a \textit{cache} index load tag/store data instruction. Which word of the cache line is transferred depends on the low address fed to the \textit{cache} instruction. D-cache load/stores transfer one word in \textit{DDataLo}, but I-cache load/stores transfer two words in \textit{IDataHi} and \textit{IDataLo}. These are obscure and for-diagnostic-only operations on the cache array, but may be used when dealing with scratchpad memory (see Section 3.6 “Scratchpad memory/SPRAM”).

\textbf{B.3.5 The ErrorEPC register}

This full 32-bit register is filled with the restart address on a cache error exception or any kind of CPU reset — in fact, any exception which sets \textit{Status[ERL]} and leaves the CPU in “error mode”.
C.1 General purpose register numbers and names

By ancient convention the general-purpose registers in the MIPS architecture have conventional names which remind you of their standard usage in popular MIPS ABIs. Table C.1 shows those names related to both the “o32” ABI (almost universally used for 32-bit MIPS applications), but also the minor variations in the “n32” and “n64” ABIs defined by Silicon Graphics.

If you’re not sure what an ABI is, just read the “o32” column!

<table>
<thead>
<tr>
<th>Register Nos</th>
<th>name</th>
<th>use</th>
<th>o32</th>
<th>n32/n64</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0</td>
<td>zero</td>
<td>always zero</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$1</td>
<td>AT</td>
<td>assembler temporary</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$2-$3</td>
<td>v0-v1</td>
<td>return value from function</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$4-$7</td>
<td>a0-a3</td>
<td>arguments</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$8-$11</td>
<td>t0-t3</td>
<td>temporaries</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$12-$15</td>
<td>t4-t7</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$24-$25</td>
<td>t8-t9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$16-$23</td>
<td>s0-s7</td>
<td>saved registers</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$26-$27</td>
<td>k0-k1</td>
<td>reserved for interrupt/trap handler</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$28</td>
<td>gp</td>
<td>global pointer</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$29</td>
<td>sp</td>
<td>stack pointer</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$30</td>
<td>s8/fp</td>
<td>frame pointer if needed (additional saved register if not)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$31</td>
<td>ra</td>
<td>Return address for subroutine</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

C.2 User-level changes with Release 2 of the MIPS32® Architecture

With the Release 2 update the MIPS32 instruction set gains some useful extra features, shown below. User-level programs also get limited access to “hardware registers”, useful for user-privilege software but which wants to adapt (portably) to get the best out of the CPU.

C.2.1 Release 2 of the MIPS32® Architecture - new instructions for user-mode

The following instructions are new with the MIPS32 release 2 update:
### C.2 User-level changes with Release 2 of the MIPS32® Architecture

#### C.2.2 Release 2 of the MIPS32® Architecture - Hardware registers from user mode

The hardware registers provide useful information about the hardware, even to unprivileged (user-mode) software, and are readable with the **rdhwr** instruction. [MIPS32] defines four registers so far. The OS can control access to each register individually, through a bitmask in the CP0 register **HWREna** - (set bit 0 to enable register 0 etc).

**HWREna** is cleared to all-zeroes on reset, so software has to explicitly enable user access. Privileged code can access any hardware register.

The five registers are:

- **CPUNum (0)**: Number of the CPU on which the program is currently running. This comes directly from the coprocessor 0 **EBase[CPUNum]** field.

- **SYNCI\_Step (1)**: the effective size of an L1 cache line\(^{32}\); this is now important to user programs because they can now do things to the caches using the **synci** instruction to make instructions you’ve written visible for execution. Then **SYNCI\_Step** tells you the "step size" - the address increment between successive **synci**’s required to cover all the instructions in a range.

If **SYNCI\_Step** returns zero, that means that you don’t need to use **synci** at all.

---

\(^{32}\) Strictly, it’s the lesser of the I-cache and D-cache line size, but it’s most unusual to make them different.

---

### Table C.2 Release 2 of the MIPS32® Architecture - new instructions

<table>
<thead>
<tr>
<th>Instruction(s)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>ehb</strong></td>
<td>Hazard barriers; wait until side-effects from earlier instructions are all complete (that is, can be guaranteed to apply in full to all instructions issued after the barrier). These defend you respectively against: <strong>ehb</strong> - execution hazards (side-effects of old instructions which affect how an instruction executes, but excluding those which affect the instruction fetch process). <strong>jalr.hb/jr.hb</strong> - hazards of all kinds. Note that <strong>eret</strong> is also a barrier to all kinds of hazard.</td>
</tr>
<tr>
<td><strong>jalr.hb rd, rs</strong></td>
<td>Coprocessor/general register move instructions targeting the high-order bits of a 64-bit floating point unit (CP1) register when the integer core is 32-bit.</td>
</tr>
<tr>
<td><strong>jr.hb rs</strong></td>
<td>Coprocessor2 might be 64 bits, too (but this is typically a customer special unit).</td>
</tr>
<tr>
<td><strong>rdhwr rt,rd</strong></td>
<td>‘read hardware register’ - user-mode access read-only access to low-level CPU information - see “Hardware Registers” below.</td>
</tr>
<tr>
<td><strong>ext rt, rs, pos, size</strong></td>
<td>Bitfield extract and insert operations.</td>
</tr>
<tr>
<td><strong>ins rt, rs, pos, size</strong></td>
<td>Bitfield extract and insert operations.</td>
</tr>
<tr>
<td><strong>mfhcl rt, fs</strong></td>
<td>Coprocessor/general register move instructions targeting the high-order bits of a 64-bit floating point unit (CP1) register when the integer core is 32-bit.</td>
</tr>
<tr>
<td><strong>mthcl rt, fd</strong></td>
<td>Coprocessor2 might be 64 bits, too (but this is typically a customer special unit).</td>
</tr>
<tr>
<td><strong>rotr rd, rt, sa</strong></td>
<td>Bitwise rotate instructions (like shifts, one has the rotate amount as an immediate field <strong>sa</strong> , the other in an additional register argument <strong>r</strong>).</td>
</tr>
<tr>
<td><strong>rotrv rd, rt, rs</strong></td>
<td>Bitwise rotate instructions (like shifts, one has the rotate amount as an immediate field <strong>sa</strong> , the other in an additional register argument <strong>r</strong>).</td>
</tr>
<tr>
<td><strong>seb rd, rt</strong></td>
<td>Register-to-register sign extend instructions.</td>
</tr>
<tr>
<td><strong>seh rd, rt</strong></td>
<td>Register-to-register sign extend instructions.</td>
</tr>
<tr>
<td><strong>syncl offset(base)</strong></td>
<td>Synchronize caches to make instruction write effective. Instructions written by the CPU for itself to execute must be written back from the D-cache and any stale data at that location invalidated from the I-cache, before it will work properly. <strong>syncl</strong> is a user-privilege instruction which does all that is required for the enclosing cache-line sized memory block. Very useful to JIT interpreters.</td>
</tr>
</tbody>
</table>
| **wsbh rd, rt** | swap the bytes in each halfword within a 32-bit word. It was introduced together with the rotate instructions **rot/rotr** and the sign-extenders **seb/seh**. Between them you can make big savings on common byte-twiddling operations; for example, you can swap the bytes in $2 using **rot$2,$2,16; wsbh$2,$2**.

---

32. Strictly, it’s the lesser of the I-cache and D-cache line size, but it’s most unusual to make them different.
• \textit{CC} (2): user-mode read-only access to the CP0 \textit{Count} register, for high-resolution counting. Which wouldn’t be much good without...

• \textit{CCRes} (3): which tells you how fast \textit{Count} counts. It’s a divider from the pipeline clock (if the rdhwr instruction reads a value of “2”, then \textit{Count} increments every 2 cycles, at half the pipeline clock rate).

• \textit{UserLocal} (29): Scratch register of sorts. The kernel can store a thread specific value such as a thread ID or a pointer to thread specific storage to the underlying Cop0 register and user mode programs can read it via \texttt{rdhwr}

\textbf{C.3 FPU changes in Release 2 of the MIPS32\textsuperscript{®} Architecture}

The main change is that a 32-bit CPU (like the 74K core) can now be paired with a 64-bit floating point unit. The FPU itself is compatible with the description in [MIPS64V2].

The only new feature of the instruction set are the \texttt{mfhc1/mthc1} instructions described in Section C.2, "Release 2 of the MIPS32\textsuperscript{®} Architecture - new instructions".

But it’s worth stressing that the floating point unit implements 64-bit load and store instructions. The FPU of the 74K core is described in Chapter 6, "Floating point unit" on page 77.
Revision History

In the left hand page margins of this document you may find vertical change bars to note the location of significant changes to this document since its last release. Significant changes are defined as those which you should take note of as you use the MIPS IP. Changes to correct grammar, spelling errors or similar may or may not be noted with change bars. Change bars will be removed for changes which are more than one revision old.

<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.00</td>
<td>31st January 2007</td>
<td>First released version for 74K™ core EA.</td>
</tr>
<tr>
<td>2.00</td>
<td>11th May 2007</td>
<td>Released for 74K™ core “general availability” release.</td>
</tr>
<tr>
<td>2.10</td>
<td>28th September 2007</td>
<td>For 2.1 release of the 74K core. Changes include:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• New CP0 register, see Section C.4.2 “The UserLocal register”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Alias-proof I-cache operations, see Section 3.4.9 “Cache aliases”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Can wait with interrupts disabled, see Section 5.5 “Saving Power”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• The L2 access registers are renamed to L23TagLo etc (used to be “STagLo” etc).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Miscellaneous fixes.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Change bars are vs. 2.00.</td>
</tr>
<tr>
<td>2.11</td>
<td>15th December 2007</td>
<td>For 2.11 release of the 74K core. Changes include:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Update the number of pipeline stages</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Include Instruction Cache prefetch options</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Update Performance counter definitions</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Update CP0 Config7 register definitions</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Miscellaneous fixes</td>
</tr>
<tr>
<td>2.12</td>
<td>November 14, 2008</td>
<td>• Bits in TagLo register were errantly marked 0 instead of x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added example idle loop code making use of Config7[WII]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add section on PDtrace, including new registers</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Update for EJTAG version to 4.14</td>
</tr>
<tr>
<td>2.13</td>
<td>June 4, 2010</td>
<td>• Renumber HW breakpoint registers in DRSEG table to match other docs (0..15 rather than 1..16)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add FastDebugChannel and Common Device Memory Map description</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• New relocatable debug exception entry point</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Mention PC sampling extensions</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Changed UX, SX, KX, and PX bits in Status Register to R (Reserved. reads as 0).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add FDCI bit to Cause Register</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add new CP0 registers Config6, CDMMBase, and ContextConfig</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add new drseg register DebugVectorAddr</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add RdVec bit to Debug Control register</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add IAR and IVA bits to Config7 register</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add CDMM and CTXT bits to Config3 register</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Additions to descriptions of performance counting</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add IPFDCI bit to IntCtl register</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add PCTD bit to PerfCtl register</td>
</tr>
<tr>
<td>Revision</td>
<td>Date</td>
<td>Description</td>
</tr>
<tr>
<td>----------</td>
<td>------------</td>
<td>--------------------------------------------------</td>
</tr>
</tbody>
</table>
| 2.14     | March 30, 2011 | • Add Type and TypeInfo fields in implementation register.  
  • Add Cache miss PC Sampling feature. |